A DRAM Compiler for fully optimized memory instances

被引:2
|
作者
Harling, G
机构
关键词
D O I
10.1109/MTDT.2001.945221
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-on-Chip (SoC) designs will soon be dominated by on-chip memory so there is an urgent need for customization of memory semiconductor intellectual property (SIP) to increase product differentiation. This paper describes a software compiler tool which can be used to customize DRAM memory arrays in both pure logic and merged logic processes. This compiler optimizes memory macrocells for speed, power, and area to obtain radically reduced area and power when compared to SRAM implementations. It can also create custom memories with very fine granularity.
引用
收藏
页码:3 / 8
页数:6
相关论文
共 50 条
  • [21] A 2K BYTE FULLY-ASSOCIATIVE CACHE MEMORY WITH ON-CHIP DRAM CONTROL
    GRIFFITH, S
    GOLSON, S
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 233 - 237
  • [22] THE CACHE DRAM ARCHITECTURE - A DRAM WITH AN ON-CHIP CACHE MEMORY
    HIDAKA, H
    MATSUDA, Y
    ASAKURA, M
    FUJISHIMA, K
    IEEE MICRO, 1990, 10 (02) : 14 - 25
  • [23] ADMS - A Fully Customizable Compact Model Compiler
    Gu, Ben
    Lemaitre, Laurent
    NSTI NANOTECH 2008, VOL 3, TECHNICAL PROCEEDINGS: MICROSYSTEMS, PHOTONICS, SENSORS, FLUIDICS, MODELING, AND SIMULATION, 2008, : 787 - +
  • [24] TREETOASTER: Towards an IVM-Optimized Compiler
    Balakrishnan, Darshana
    Nuessle, Carl
    Kennedy, Oliver
    Ziarek, Lukasz
    SIGMOD '21: PROCEEDINGS OF THE 2021 INTERNATIONAL CONFERENCE ON MANAGEMENT OF DATA, 2021, : 155 - 167
  • [25] MEMORY FOR INSTANCES AND CATEGORIES IN CHILDREN AND ADULTS
    TIGHE, TJ
    TIGHE, LS
    SCHECHTER, J
    JOURNAL OF EXPERIMENTAL CHILD PSYCHOLOGY, 1975, 20 (01) : 22 - 37
  • [26] Memory coloring: A compiler approach for scratchpad memory management
    Li, L
    Gao, L
    Xue, JL
    PACT 2005: 14TH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2005, : 329 - 338
  • [27] HDNH: a read-efficient and write-optimized hashing scheme for hybrid DRAM-NVM memory
    Zhu, Junhao
    Huang, Kaixin
    Zou, Xiaomin
    Huang, Chenglong
    Xu, Nuo
    Fang, Liang
    50TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, 2021,
  • [28] Optimized recognition with few instances based on semantic distance
    Wu, Hao
    Miao, Zhenjiang
    Wang, Yi
    Lin, Manna
    VISUAL COMPUTER, 2015, 31 (04): : 367 - 375
  • [29] M-CLOCK: Migration-optimized Page Replacement Algorithm for Hybrid DRAM and PCM Memory Architecture
    Lee, Minho
    Kang, Dong Hyun
    Kim, Junghoon
    Eom, Young Ik
    30TH ANNUAL ACM SYMPOSIUM ON APPLIED COMPUTING, VOLS I AND II, 2015, : 2001 - 2006
  • [30] Optimized recognition with few instances based on semantic distance
    Hao Wu
    Zhenjiang Miao
    Yi Wang
    Manna Lin
    The Visual Computer, 2015, 31 : 367 - 375