Temperature efficient parallel test scheduling for higher order 3D stacked SoCs

被引:1
|
作者
Rawat, Indira [1 ]
Singh, Virendra [2 ]
机构
[1] Engn Coll Ajmer, Deptt Elect Engn, Ajmer, India
[2] Indian Inst Technol, Deptt Elect Engn, Mumbai, Maharashtra, India
关键词
RHDF; HHDF; VHDF; Adjacency Exclusion Principle; 3D SoC;
D O I
10.1109/ICCCIS51004.2021.9397211
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Test Scheduling is an important area of research in VLSI Testing. Nowadays, efficient testing is an area of concern in electronics industry. Testing of VLSI circuit mandates fast, cost effective testing which is complete in itself and yields results nearing perfection. In VLSI testing, huge temperature is created and therefore temperature management is an important factor. For addressing temperature issues, effective test scheduling is resorted to and is found to be effective. Undoubtedly, testing is a tedious and time consuming task. Authors have worked on scheduling for 3D SoC testing earlier and in this paper, the same is implemented on higher order and intricate circuitry where focus lies on keeping a check on temperature rise and testing time. As heat gets trapped in layers, 3D SoCs, testing accumulates much more heat than planar circuits. Here an attempt is made to manage temperature rise during testing of 3D SoCs by effective scheduling the test sets. Novel scheduling, as earlier used by authors is implemented on 3D SoCs and results are quite encouraging. The algorithm is designed in such a way that temperature rise of each core is monitored during testing. It is compared with standard work. The simulation is done on HotSpot-6.02 using standard benchmark circuits. Along with managing the time of testing, a strict vigil is on heat generation is inescapable as temperature rise results in formation of Hotspots which lead to damage to circuits. Test scheduling is undoubtedly a large area of research. In this paper the algorithm based on adjacency exclusion principle for test set scheduling is employed which aims to keep the temperature under check and also limiting the time required.
引用
收藏
页码:804 / 809
页数:6
相关论文
共 50 条
  • [41] Multicast-Based Testing and Thermal-Aware Test Scheduling for 3D ICs with a Stacked Network-on-Chip
    Xiang, Dong
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (09) : 2767 - 2779
  • [42] An efficient 3D grid based scheduling for heterogeneous systems
    Chronopoulos, AT
    Grosu, D
    Wissink, AM
    Benche, M
    Liu, JY
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2003, 63 (09) : 827 - 837
  • [43] Sonic Millip3De: A Massively Parallel 3D-Stacked Accelerator for 3D Ultrasound
    Sampson, Richard
    Yang, Ming
    Wei, Siyuan
    Chakrabarti, Chaitali
    Wenisch, Thomas F.
    19TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA2013), 2013, : 318 - 329
  • [44] Test-Architecture Optimization and Test Scheduling for TSV-Based 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Verbree, Jouke
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1705 - 1718
  • [45] Test Infrastructure Development and Test Scheduling of 3D-Stacked ICs Under Resource and Power Constraints
    Karmakar, Rajit
    Agarwal, Aditya
    Chattopadhyay, Santanu
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 73 - 78
  • [46] HIGHER-ORDER MULTIPOLES AND SPLINES FOR 3D SIMULATIONS
    OKUDA, H
    CHENG, CZ
    BULLETIN OF THE AMERICAN PHYSICAL SOCIETY, 1977, 22 (09): : 1128 - 1128
  • [47] 3D SOUNDFIELD REPRODUCTION USING HIGHER ORDER LOUDSPEAKERS
    Samarasinghe, P. N.
    Poletti, M. A.
    Salehin, S. M. A.
    Abhayapala, T. D.
    Fazi, F. M.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 306 - 310
  • [48] A Robust Parity Test for Extracting Parallel Vectors in 3D
    Ju, Tao
    Cheng, Minxin
    Wang, Xu
    Duan, Ye
    IEEE TRANSACTIONS ON VISUALIZATION AND COMPUTER GRAPHICS, 2014, 20 (12) : 2526 - 2534
  • [49] Optimizing Test Wrapper for Embedded Cores using TSV based 3D SOCs
    Roy, Surajit Kumar
    Giri, Chandan
    Ghosh, Sourav
    Rahaman, Hafizur
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 31 - 36
  • [50] On Effective and Efficient In-Field TSV Repair for Stacked 3D ICs
    Jiang, Li
    Ye, Fangming
    Xu, Qiang
    Chakrabarty, Krishnendu
    Eklow, Bill
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,