Temperature efficient parallel test scheduling for higher order 3D stacked SoCs

被引:1
|
作者
Rawat, Indira [1 ]
Singh, Virendra [2 ]
机构
[1] Engn Coll Ajmer, Deptt Elect Engn, Ajmer, India
[2] Indian Inst Technol, Deptt Elect Engn, Mumbai, Maharashtra, India
关键词
RHDF; HHDF; VHDF; Adjacency Exclusion Principle; 3D SoC;
D O I
10.1109/ICCCIS51004.2021.9397211
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Test Scheduling is an important area of research in VLSI Testing. Nowadays, efficient testing is an area of concern in electronics industry. Testing of VLSI circuit mandates fast, cost effective testing which is complete in itself and yields results nearing perfection. In VLSI testing, huge temperature is created and therefore temperature management is an important factor. For addressing temperature issues, effective test scheduling is resorted to and is found to be effective. Undoubtedly, testing is a tedious and time consuming task. Authors have worked on scheduling for 3D SoC testing earlier and in this paper, the same is implemented on higher order and intricate circuitry where focus lies on keeping a check on temperature rise and testing time. As heat gets trapped in layers, 3D SoCs, testing accumulates much more heat than planar circuits. Here an attempt is made to manage temperature rise during testing of 3D SoCs by effective scheduling the test sets. Novel scheduling, as earlier used by authors is implemented on 3D SoCs and results are quite encouraging. The algorithm is designed in such a way that temperature rise of each core is monitored during testing. It is compared with standard work. The simulation is done on HotSpot-6.02 using standard benchmark circuits. Along with managing the time of testing, a strict vigil is on heat generation is inescapable as temperature rise results in formation of Hotspots which lead to damage to circuits. Test scheduling is undoubtedly a large area of research. In this paper the algorithm based on adjacency exclusion principle for test set scheduling is employed which aims to keep the temperature under check and also limiting the time required.
引用
收藏
页码:804 / 809
页数:6
相关论文
共 50 条
  • [11] Design-for-Test and Test Time Optimization for 3D SOCs
    Roy, Surajit Kumar
    Giri, Chandan
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [12] An Integrated Temperature-Cycling Acceleration and Test Technique for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 526 - 531
  • [13] Loopback Test for 3D Stacked Integrated Circuits
    Huang, Yu-Jung
    Liu, Yan-Cen
    Fu, Shen-Li
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 23 - 26
  • [14] Temperature-Gradient-Based Burn-In and Test Scheduling for 3-D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 2992 - 3005
  • [15] An efficient GPU implementation and scaling for higher-order 3D stencils
    Anjum, Omer
    Almasri, Mohammad
    de Gonzalo, Simon Garcia
    Hwu, Wen-mei
    INFORMATION SCIENCES, 2022, 586 : 326 - 343
  • [16] Optimization of Test Wrapper for TSV Based 3D SOCs
    Roy, Surajit Kumar
    Giri, Chandan
    Rahaman, Hafizur
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (05): : 511 - 529
  • [17] Optimization of Test Wrapper for TSV Based 3D SOCs
    Surajit Kumar Roy
    Chandan Giri
    Hafizur Rahaman
    Journal of Electronic Testing, 2016, 32 : 511 - 529
  • [18] An Energy Efficient DRAM Subsystem for 3D integrated SoCs
    Weis, Christian
    Loi, Igor
    Benini, Luca
    Wehn, Norbert
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1138 - 1141
  • [19] 3D or not 3D: The binocular tolerance to higher order aberrations
    Gicquel, J. J.
    ACTA OPHTHALMOLOGICA, 2013, 91
  • [20] Machine Learning based Temperature Estimation for Test Scheduling of 3D ICs
    Chatterjee, Subhajit
    Roy, Surajit Kumar
    Giri, Chandan
    Rahaman, Hafizur
    2020 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2020, : 67 - 74