Temperature efficient parallel test scheduling for higher order 3D stacked SoCs

被引:1
|
作者
Rawat, Indira [1 ]
Singh, Virendra [2 ]
机构
[1] Engn Coll Ajmer, Deptt Elect Engn, Ajmer, India
[2] Indian Inst Technol, Deptt Elect Engn, Mumbai, Maharashtra, India
关键词
RHDF; HHDF; VHDF; Adjacency Exclusion Principle; 3D SoC;
D O I
10.1109/ICCCIS51004.2021.9397211
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Test Scheduling is an important area of research in VLSI Testing. Nowadays, efficient testing is an area of concern in electronics industry. Testing of VLSI circuit mandates fast, cost effective testing which is complete in itself and yields results nearing perfection. In VLSI testing, huge temperature is created and therefore temperature management is an important factor. For addressing temperature issues, effective test scheduling is resorted to and is found to be effective. Undoubtedly, testing is a tedious and time consuming task. Authors have worked on scheduling for 3D SoC testing earlier and in this paper, the same is implemented on higher order and intricate circuitry where focus lies on keeping a check on temperature rise and testing time. As heat gets trapped in layers, 3D SoCs, testing accumulates much more heat than planar circuits. Here an attempt is made to manage temperature rise during testing of 3D SoCs by effective scheduling the test sets. Novel scheduling, as earlier used by authors is implemented on 3D SoCs and results are quite encouraging. The algorithm is designed in such a way that temperature rise of each core is monitored during testing. It is compared with standard work. The simulation is done on HotSpot-6.02 using standard benchmark circuits. Along with managing the time of testing, a strict vigil is on heat generation is inescapable as temperature rise results in formation of Hotspots which lead to damage to circuits. Test scheduling is undoubtedly a large area of research. In this paper the algorithm based on adjacency exclusion principle for test set scheduling is employed which aims to keep the temperature under check and also limiting the time required.
引用
收藏
页码:804 / 809
页数:6
相关论文
共 50 条
  • [31] A Test-Ordering Based Temperature-Cycling Acceleration Technique for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (5-6): : 503 - 523
  • [32] Efficient design of helical higher-order topological insulators in 3D elastic medium
    Luo, Jiachen
    Du, Zongliang
    Chen, Hui
    Ding, Xianggui
    Liu, Chang
    Zhang, Weisheng
    Guo, Xu
    JOURNAL OF THE MECHANICS AND PHYSICS OF SOLIDS, 2023, 176
  • [33] On the order and complexity of higher order MLFMA for 3D electromagnetic scattering
    Meng, M
    Hu, J
    Nie, ZP
    2004 3RD INTERNATIONAL CONFERENCE ON COMPUTATIONAL ELECTROMAGNETICS AND ITS APPLICATIONS, PROCEEDINGS, 2004, : 107 - 110
  • [34] RedSOCs-3D: Thermal-safe Test Scheduling for 3D-Stacked SOC
    Hussin, Fawnizu Azmadi
    Yu, Thomas Edison Chua
    Yoneda, Tomokazu
    Fujiwara, Hideo
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 264 - 267
  • [35] Yield Improvement and Test Cost Optimization for 3D Stacked ICs
    Hamdioui, Said
    Taouil, Mottaqiallah
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 480 - 485
  • [36] Efficient parallel sampling schemes in 3D tomography
    Desbat, L
    COMPTES RENDUS DE L ACADEMIE DES SCIENCES SERIE I-MATHEMATIQUE, 1997, 324 (10): : 1193 - 1199
  • [37] Design and Analysis of 3D-MAPS (3D Massively Parallel Processor with Stacked Memory)
    Kim, Dae Hyun
    Athikulwongse, Krit
    Healy, Michael B.
    Hossain, Mohammad M.
    Jung, Moongon
    Khorosh, Ilya
    Kumar, Gokul
    Lee, Young-Joon
    Lewis, Dean L.
    Lin, Tzu-Wei
    Liu, Chang
    Panth, Shreepad
    Pathak, Mohit
    Ren, Minzhen
    Shen, Guanhao
    Song, Taigon
    Woo, Dong Hyuk
    Zhao, Xin
    Kim, Joungho
    Choi, Ho
    Loh, Gabriel H.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (01) : 112 - 125
  • [38] Efficient Parallel Beamforming for 3D Ultrasound Imaging
    Vogel, Pirmin
    Bartolini, Andrea
    Benini, Luca
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 175 - 180
  • [39] Customer Order Scheduling in a Mobile 3D Printing Factory
    Alarcon-Gerbier, Eduardo
    Zipfel, Benedikt
    Buscher, Udo
    IFAC PAPERSONLINE, 2022, 55 (10): : 2270 - 2275
  • [40] Temperature Aware Thread Migration in 3D Architecture with Stacked DRAM
    Zhao, Dali
    Homayoun, Houman
    Veidenbaum, Alex V.
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 80 - 87