Temperature efficient parallel test scheduling for higher order 3D stacked SoCs

被引:1
|
作者
Rawat, Indira [1 ]
Singh, Virendra [2 ]
机构
[1] Engn Coll Ajmer, Deptt Elect Engn, Ajmer, India
[2] Indian Inst Technol, Deptt Elect Engn, Mumbai, Maharashtra, India
关键词
RHDF; HHDF; VHDF; Adjacency Exclusion Principle; 3D SoC;
D O I
10.1109/ICCCIS51004.2021.9397211
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Test Scheduling is an important area of research in VLSI Testing. Nowadays, efficient testing is an area of concern in electronics industry. Testing of VLSI circuit mandates fast, cost effective testing which is complete in itself and yields results nearing perfection. In VLSI testing, huge temperature is created and therefore temperature management is an important factor. For addressing temperature issues, effective test scheduling is resorted to and is found to be effective. Undoubtedly, testing is a tedious and time consuming task. Authors have worked on scheduling for 3D SoC testing earlier and in this paper, the same is implemented on higher order and intricate circuitry where focus lies on keeping a check on temperature rise and testing time. As heat gets trapped in layers, 3D SoCs, testing accumulates much more heat than planar circuits. Here an attempt is made to manage temperature rise during testing of 3D SoCs by effective scheduling the test sets. Novel scheduling, as earlier used by authors is implemented on 3D SoCs and results are quite encouraging. The algorithm is designed in such a way that temperature rise of each core is monitored during testing. It is compared with standard work. The simulation is done on HotSpot-6.02 using standard benchmark circuits. Along with managing the time of testing, a strict vigil is on heat generation is inescapable as temperature rise results in formation of Hotspots which lead to damage to circuits. Test scheduling is undoubtedly a large area of research. In this paper the algorithm based on adjacency exclusion principle for test set scheduling is employed which aims to keep the temperature under check and also limiting the time required.
引用
收藏
页码:804 / 809
页数:6
相关论文
共 50 条
  • [21] An Efficient Temperature-Gradient Based Burn-In Technique for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [22] 3D IC Test Scheduling with Test Pads Considered
    Hsu, Ming-Hsuan
    Cheng, Chun-Hua
    Huang, Shih-Hsu
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [23] Scheduling Tests for 3D Stacked Chips under Power Constraints
    Breeta SenGupta
    Urban Ingelsson
    Erik Larsson
    Journal of Electronic Testing, 2012, 28 : 121 - 135
  • [24] Online Scheduling of Applications on 3D Stacked Large Chip Multiprocessor
    Kumar, Bhoopendra
    Sahu, Aryabartta
    2014 15TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES (PDCAT 2014), 2014, : 166 - 173
  • [25] Scheduling Tests for 3D Stacked Chips under Power Constraints
    SenGupta, Breeta
    Ingelsson, Urban
    Larsson, Erik
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 121 - 135
  • [26] Hybridizing grey wolf optimization with differential evolution for global optimization and test scheduling for 3D stacked SoC
    Zhu, Aijun
    Xu, Chuanpei
    Li, Zhi
    Wu, Jun
    Liu, Zhenbing
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2015, 26 (02) : 317 - 328
  • [27] Hybridizing grey wolf optimization with differential evolution for global optimization and test scheduling for 3D stacked SoC
    Aijun Zhu
    Chuanpei Xu
    Zhi Li
    Jun Wu
    Zhenbing Liu
    Journal of Systems Engineering and Electronics, 2015, 26 (02) : 317 - 328
  • [28] Interconnect Test for 3D Stacked Memory-on-Logic
    Taouil, Mottaqiallah
    Masadeh, Mahmoud
    Hamdioui, Said
    Marinissen, Erik Jan
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [29] The efficient placement design for 3D Stacked Dies Packages
    Yuan, Zhi-Lung
    Huang, Mong-Na Lo
    Huang, Yu-Jung
    2020 15TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT 2020), 2020, : 262 - 265
  • [30] A Test-Ordering Based Temperature-Cycling Acceleration Technique for 3D Stacked ICs
    Nima Aghaee
    Zebo Peng
    Petru Eles
    Journal of Electronic Testing, 2015, 31 : 503 - 523