Temperature efficient parallel test scheduling for higher order 3D stacked SoCs

被引:1
|
作者
Rawat, Indira [1 ]
Singh, Virendra [2 ]
机构
[1] Engn Coll Ajmer, Deptt Elect Engn, Ajmer, India
[2] Indian Inst Technol, Deptt Elect Engn, Mumbai, Maharashtra, India
关键词
RHDF; HHDF; VHDF; Adjacency Exclusion Principle; 3D SoC;
D O I
10.1109/ICCCIS51004.2021.9397211
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Test Scheduling is an important area of research in VLSI Testing. Nowadays, efficient testing is an area of concern in electronics industry. Testing of VLSI circuit mandates fast, cost effective testing which is complete in itself and yields results nearing perfection. In VLSI testing, huge temperature is created and therefore temperature management is an important factor. For addressing temperature issues, effective test scheduling is resorted to and is found to be effective. Undoubtedly, testing is a tedious and time consuming task. Authors have worked on scheduling for 3D SoC testing earlier and in this paper, the same is implemented on higher order and intricate circuitry where focus lies on keeping a check on temperature rise and testing time. As heat gets trapped in layers, 3D SoCs, testing accumulates much more heat than planar circuits. Here an attempt is made to manage temperature rise during testing of 3D SoCs by effective scheduling the test sets. Novel scheduling, as earlier used by authors is implemented on 3D SoCs and results are quite encouraging. The algorithm is designed in such a way that temperature rise of each core is monitored during testing. It is compared with standard work. The simulation is done on HotSpot-6.02 using standard benchmark circuits. Along with managing the time of testing, a strict vigil is on heat generation is inescapable as temperature rise results in formation of Hotspots which lead to damage to circuits. Test scheduling is undoubtedly a large area of research. In this paper the algorithm based on adjacency exclusion principle for test set scheduling is employed which aims to keep the temperature under check and also limiting the time required.
引用
收藏
页码:804 / 809
页数:6
相关论文
共 50 条
  • [1] Temperature and Time Efficient Parallel Test Scheduling for 3D Stacked SoCs
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    2015 IEEE INTERNATIONAL CONFERENCE ON RESEARCH IN COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (ICRCICN), 2015, : 306 - 311
  • [2] Effect on Temperature and Time in Parallel Test Scheduling with Alterations in Layers Arrangements of 3D Stacked SoCs
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [3] Efficient Test Scheduling for Reusable BIST in 3D Stacked ICs
    Mohan, Navya
    Krishnan, Maya
    Rai, Sudhir Kumar
    MathuMeitha, M.
    Sivakalyan, S.
    2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 1349 - 1355
  • [4] Temperature-Gradient Based Test Scheduling for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 405 - 408
  • [5] Scheduling Tests for 3D SoCs with Temperature Constraints
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [6] Session Based Core Test Scheduling for 3D SOCs
    Roy, Surajit Kumar
    Ghosh, Payel
    Rahaman, Hafizur
    Giri, Chandan
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 197 - 202
  • [7] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [8] A cross layer approach for efficient thermal management in 3D stacked SoCs
    Jung, Matthias
    Weis, Christian
    Wehn, Norbert
    MICROELECTRONICS RELIABILITY, 2016, 61 : 43 - 47
  • [9] A novel efficient TSV built-in test for stacked 3D ICs
    Guibane, Badi
    Hamdi, Belgacem
    Bensalem, Brahim
    Mtibaa, Abdellatif
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (04) : 1909 - 1921
  • [10] Optimizing Test Architecture of 3D Stacked ICs for Partial Stack/Complete Stack using Hard SOCs
    Roy, Surajit Kumar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,