An approach to the design of PFSCL gates

被引:11
|
作者
Alioto, M [1 ]
Fort, A [1 ]
Pancioni, L [1 ]
Rocchi, S [1 ]
Vignoli, V [1 ]
机构
[1] Univ Siena, Dipartimento Ingn Informaz, I-53100 Siena, Italy
关键词
D O I
10.1109/ISCAS.2005.1465118
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, design strategies for PFSCL logic gates are discussed. Criteria to size transistors' aspect ratios and bias currents are derived as a function of requirements on the noise margin and the power-delay trade-off, which are analytically modeled. The design criteria are also discussed in cases which are of practical interest, i.e. when a high speed or an optimum balance with power dissipation is required. The proposed design strategies are simple enough to be used in pencil-and-paper calculations. The theoretical results are validated through simulations on a 0.18-mu m CMOS process.
引用
收藏
页码:2437 / 2440
页数:4
相关论文
共 50 条
  • [1] Performance Improvement of PFSCL gates through Capacitive Coupling
    Gupta, Kirti
    Pandey, Neeta
    Gupta, Maneesha
    2013 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2013, : 185 - 188
  • [2] Design of an array multiplier in PFSCL style
    Shikha
    Gupta, Kirti
    Gupta, Monica
    Nagrath, Preeti
    Jha, Bhawanand
    Sharma, Prakhar
    Zannetti, Mauro
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2025, 46 (01): : 53 - 64
  • [3] On the Implementation of PFSCL Serializer
    Gupta, K.
    Mitta, U.
    Baghla, R.
    Shukla, P.
    Pandey, N.
    2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2016, : 442 - 446
  • [4] Designing polymorphic circuits with polymorphic gates: a general design approach
    Luo, W.
    Zhang, Z.
    Wang, X.
    IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (06) : 470 - 476
  • [5] Implementation of PFSCL Demultiplexer
    Gupta, Kirti
    Mittal, Utkarsh
    Baghla, Rahul
    Pandey, Neeta
    2016 INTERNATIONAL CONFERENCE ON COMPUTATIONAL TECHNIQUES IN INFORMATION AND COMMUNICATION TECHNOLOGIES (ICCTICT), 2016,
  • [6] Process simulation approach to design and evaluation of toll plaza with etc gates
    University of Tokushima, 2-1 Minami-Josanjima, Tokushima, Japan
    1600, 14-21 (March 1, 2005):
  • [7] On improving the performance of dynamic positive-feedback source-coupled logic (D-PFSCL) through inclusion of transmission gates
    Sivaram, Ranjana
    Gupta, Kirti
    Pandey, Neeta
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 90
  • [8] Process simulation approach to design and evaluation of toll plaza with ETC gates
    Ito, T
    SIMULATION IN INDUSTRY, 2004, : 285 - 290
  • [9] Design Approach of Dynamically Reconfigurable Single Flux Quantum Logic Gates
    Yamanashi, Y.
    Okawa, I.
    Yoshikawa, N.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2011, 21 (03) : 831 - 834
  • [10] Implementation of PFSCL Razor Flipflop
    Agrawal, Rahul Kumar
    Pandey, Neeta
    Gupta, Kirti
    2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 6 - 11