A dual dielectric approach for performance aware gate tunneling reduction in combinational circuits

被引:17
|
作者
Mukherjee, V [1 ]
Mohanty, SP [1 ]
Kougianos, E [1 ]
机构
[1] Univ N Texas, Denton, TX 76203 USA
来源
2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | 2005年
关键词
D O I
10.1109/ICCD.2005.5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With continued and aggressive scaling, using ultra-low thickness SiO2 for the transistor gates, tunneling current has emerged as the major component of leakage in CMOS circuits. In this paper, we propose a new approach called dual dielectrics of dual thicknesses (DKDT) for the reduction of both ON and OFF state gate tunneling currents. We claim that the simultaneous utilization of SiON and SiO2 each with multiple thicknesses is a better approach for gate leakage reduction than the conventional one that uses a single gate dielectric, SiO2, Of Multiple thicknesses. We develop an algorithm for the corresponding assignment of dual dielectric and dual thickness cells that minimizes the overall tunneling current for a circuit without compromising its performance. We performed extensive experiments on ISCAS'85 benchmarks using 45 nm technology which demonstrate that our approach can reduce the tunneling current by as much as 98.7% (on average 94.8%), without performance degradation.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [41] Dual Workfunction Hetero Gate Dielectric Tunnel Field-Effect Transistor Performance Analysis
    Yadav, Dharmendra Singh
    Sharma, Dheeraj
    Raad, Bhagwan Ram
    Bajaj, Varun
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 26 - 29
  • [42] A systematic investigation of the integrated effects of gate underlapping, dual work functionality and hetero gate dielectric for improved performance of CP TFETs
    Yadav, Dharmendra Singh
    Sharma, Dheeraj
    Tirkey, Sukeshni
    Bajaj, Varun
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (01) : 118 - 128
  • [43] Application of look-up table approach to high-K gate dielectric MOS transistor circuits
    Kumar, DV
    Mohapatra, NR
    Patil, MB
    Rao, VR
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 128 - 133
  • [44] A systematic investigation of the integrated effects of gate underlapping, dual work functionality and hetero gate dielectric for improved performance of CP TFETs
    Dharmendra Singh Yadav
    Dheeraj Sharma
    Sukeshni Tirkey
    Varun Bajaj
    Journal of Computational Electronics, 2018, 17 : 118 - 128
  • [45] Dual metal gate tunneling field effect transistors based on MOSFETs: A 2-D analytical approach
    Ramezani, Zeinab
    Orouji, Ali A.
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 41 - 56
  • [46] Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits
    Shah, Ambika Prasad
    Neema, Vaibhav
    Daulatabad, Shreeniwas
    Singh, Praveen
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1639 - 1652
  • [47] Dual threshold voltage and sleep switch dual threshold voltage DOIND approach for leakage reduction in domino logic circuits
    Ambika Prasad Shah
    Vaibhav Neema
    Shreeniwas Daulatabad
    Praveen Singh
    Microsystem Technologies, 2019, 25 : 1639 - 1652
  • [48] Enhancing Performance of Dual-Gate FinFET with High-K Gate Dielectric Materials in 5 nm Technology: A Simulation Study
    Rao, M. V. Ganeswara
    Ramanjaneyulu, N.
    Pydi, Balamurali
    Soma, Umamaheshwar
    Babu, K. Rajesh
    Prasad, Satti Harichandra
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2023, 24 (06) : 557 - 569
  • [49] Effect of interface trap charges on the performance of asymmetric dielectric modulated dual short gate tunnel FET
    Pon, Adhithan
    Tulasi, Kuralla Sivanaga Venkata Poorna
    Ramesh, R.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 102 : 1 - 8
  • [50] Enhancing Performance of Dual-Gate FinFET with High-K Gate Dielectric Materials in 5 nm Technology: A Simulation Study
    M. V. Ganeswara Rao
    N. Ramanjaneyulu
    Balamurali Pydi
    Umamaheshwar Soma
    K. Rajesh Babu
    Satti Harichandra Prasad
    Transactions on Electrical and Electronic Materials, 2023, 24 : 557 - 569