A dual dielectric approach for performance aware gate tunneling reduction in combinational circuits

被引:17
|
作者
Mukherjee, V [1 ]
Mohanty, SP [1 ]
Kougianos, E [1 ]
机构
[1] Univ N Texas, Denton, TX 76203 USA
来源
2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | 2005年
关键词
D O I
10.1109/ICCD.2005.5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With continued and aggressive scaling, using ultra-low thickness SiO2 for the transistor gates, tunneling current has emerged as the major component of leakage in CMOS circuits. In this paper, we propose a new approach called dual dielectrics of dual thicknesses (DKDT) for the reduction of both ON and OFF state gate tunneling currents. We claim that the simultaneous utilization of SiON and SiO2 each with multiple thicknesses is a better approach for gate leakage reduction than the conventional one that uses a single gate dielectric, SiO2, Of Multiple thicknesses. We develop an algorithm for the corresponding assignment of dual dielectric and dual thickness cells that minimizes the overall tunneling current for a circuit without compromising its performance. We performed extensive experiments on ISCAS'85 benchmarks using 45 nm technology which demonstrate that our approach can reduce the tunneling current by as much as 98.7% (on average 94.8%), without performance degradation.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [11] Dual-dielectric-constant spacer hetero-gate-dielectric tunneling field-effect transistors
    Lee, Gibong
    Jang, Jung-Shik
    Choi, Woo Young
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2013, 28 (05)
  • [12] NOT and NOR Logic Circuits Using Passivation Dielectric Involved Dual Gate in a-InGaZnO TFTs
    Nam, Seung Hee
    Jeon, Pyo Jin
    Lee, Young Tack
    Raza, Syed Raza Ali
    Im, Seongil
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (12) : 1527 - 1529
  • [13] Analytical drain current formulation for gate dielectric engineered dual material gate-gate all around-tunneling field effect transistor
    Madan, Jaya
    Gupta, R. S.
    Chaujar, Rishu
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (09)
  • [14] Effect of Dielectric Thickness on Performance of Dual Gate Organic Field Effect Transistors
    Goswami, Vidhi
    Kumar, Brijesh
    Kaushik, B. K.
    Yadav, K. L.
    Negi, Y. S.
    Majumder, M. K.
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 141 - 144
  • [15] Performance Enhancement of Dual Material Gate Junctionless FinFETs using Dielectric Spacer
    Mathew, Shara
    Bhat, K. N.
    Rao, Rathnamala
    IETE JOURNAL OF RESEARCH, 2024, 70 (06) : 5879 - 5890
  • [16] A TCAD Approach to Analyze the Performance of Dual Gate Dielectric Modulated Vertical Tunnel Field Effect Transistor Based Biosensor
    Dewan, B.
    Chaudhary, S.
    Bohra, N.
    Kumari, A.
    Yadav, M.
    MAPAN-JOURNAL OF METROLOGY SOCIETY OF INDIA, 2022, 37 (02): : 337 - 344
  • [17] High Performance Dual Spacer Double Gate Junctionless Transistor for Digital Integrated Circuits
    Jawade, Govind
    Chavan, Y. V.
    Wagaj, S. G.
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 2, 2016, : 496 - 499
  • [18] Radio Frequency Performance of Hetero-Gate-Dielectric Tunneling Field-Effect Transistors
    Kang, In Man
    Jang, Jung-Shik
    Choi, Woo Young
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (12)
  • [19] Minimum leakage vector with sparse power gating - A Combinational approach for standby leakage power reduction in CMOS circuits
    Udayanga, G. W. G. K. N.
    Thayaparan, S.
    2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
  • [20] Variation-Aware Deep Nanometer Gate Performance Modeling: An Analytical Approach
    Chen, Min
    Yi, Yang
    Zhao, Wei
    Ma, Dian
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 410 - 413