A dual dielectric approach for performance aware gate tunneling reduction in combinational circuits

被引:17
|
作者
Mukherjee, V [1 ]
Mohanty, SP [1 ]
Kougianos, E [1 ]
机构
[1] Univ N Texas, Denton, TX 76203 USA
来源
2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | 2005年
关键词
D O I
10.1109/ICCD.2005.5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With continued and aggressive scaling, using ultra-low thickness SiO2 for the transistor gates, tunneling current has emerged as the major component of leakage in CMOS circuits. In this paper, we propose a new approach called dual dielectrics of dual thicknesses (DKDT) for the reduction of both ON and OFF state gate tunneling currents. We claim that the simultaneous utilization of SiON and SiO2 each with multiple thicknesses is a better approach for gate leakage reduction than the conventional one that uses a single gate dielectric, SiO2, Of Multiple thicknesses. We develop an algorithm for the corresponding assignment of dual dielectric and dual thickness cells that minimizes the overall tunneling current for a circuit without compromising its performance. We performed extensive experiments on ISCAS'85 benchmarks using 45 nm technology which demonstrate that our approach can reduce the tunneling current by as much as 98.7% (on average 94.8%), without performance degradation.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [21] Modeling and characterization of direct-tunneling current in dual-layer ultrathin-gate dielectric films
    Wong, Hei
    Iwai, Hiroshi
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2006, 24 (04): : 1785 - 1793
  • [22] Correction to: A TCAD Approach to Analyze the Performance of Dual Gate Dielectric Modulated Vertical Tunnel Field Effect Transistor Based Biosensor
    B. Dewan
    S. Chaudhary
    N. Bohra
    A. Kumari
    M. Yadav
    MAPAN, 2022, 37 : 345 - 345
  • [23] A Modified Gate Replacement Algorithm for Leakage Reduction Using Dual-Tox in CMOS VLSI Circuits
    Singh, Surabhi
    Kaushik, Brajesh Kumar
    Dasgupta, Sudeb
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 146 - 152
  • [24] Simulation and Performance Analysis of Dielectric Modulated Dual Source Trench Gate TFET Biosensor
    Chong, Chen
    Liu, Hongxia
    Wang, Shulong
    Chen, Shupeng
    NANOSCALE RESEARCH LETTERS, 2021, 16 (01):
  • [25] Simulation and Performance Analysis of Dielectric Modulated Dual Source Trench Gate TFET Biosensor
    Chen Chong
    Hongxia Liu
    Shulong Wang
    Shupeng Chen
    Nanoscale Research Letters, 16
  • [26] Dual Damascene interconnect of copper and low permittivity dielectric for high performance integrated circuits
    Zhao, B
    Feiler, D
    Ramanathan, V
    Liu, QZ
    Brongo, M
    Wu, J
    Zhang, H
    Kuei, JC
    Young, D
    Brown, J
    Vo, C
    Xia, W
    Chu, C
    Zhou, J
    Nguyen, C
    Tsau, L
    Dornisch, D
    Camilletti, L
    Ding, P
    Lai, G
    Chin, B
    Krishna, N
    Johnson, M
    Turner, J
    Ritzdorf, T
    Wu, G
    Cook, L
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 1998, 1 (06) : 276 - 278
  • [27] Novel SiGe/Si Heterojunction Double-Gate Tunneling FETs with a Heterogate Dielectric for High Performance
    Chen, Qing
    Sun, Rong
    Miao, Ruixia
    Liu, Hanxiao
    Yang, Lulu
    Qi, Zengwei
    He, Wei
    Li, Jianwei
    MICROMACHINES, 2023, 14 (04)
  • [28] Superior Analog Performance due to Source-Gate Overlap in Vertical Line-Tunneling FETs and Their Circuits
    Simhadri Hariprasad
    Surya Shankar Dan
    Silicon, 2023, 15 : 117 - 126
  • [29] Superior Analog Performance due to Source-Gate Overlap in Vertical Line-Tunneling FETs and Their Circuits
    Hariprasad, Simhadri
    Dan, Surya Shankar
    SILICON, 2023, 15 (01) : 117 - 126
  • [30] Performance Analysis of Noise in Dual Halo Dual Dielectric Triple Material Surrounding Gate MOSFET for RF Applications
    Kumar P.
    Gupta N.
    Gupta R.
    Sharma A.
    International Journal of Nanoscience, 2019, 1 (01) : 1 - 4