A dual dielectric approach for performance aware gate tunneling reduction in combinational circuits

被引:17
|
作者
Mukherjee, V [1 ]
Mohanty, SP [1 ]
Kougianos, E [1 ]
机构
[1] Univ N Texas, Denton, TX 76203 USA
来源
2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | 2005年
关键词
D O I
10.1109/ICCD.2005.5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With continued and aggressive scaling, using ultra-low thickness SiO2 for the transistor gates, tunneling current has emerged as the major component of leakage in CMOS circuits. In this paper, we propose a new approach called dual dielectrics of dual thicknesses (DKDT) for the reduction of both ON and OFF state gate tunneling currents. We claim that the simultaneous utilization of SiON and SiO2 each with multiple thicknesses is a better approach for gate leakage reduction than the conventional one that uses a single gate dielectric, SiO2, Of Multiple thicknesses. We develop an algorithm for the corresponding assignment of dual dielectric and dual thickness cells that minimizes the overall tunneling current for a circuit without compromising its performance. We performed extensive experiments on ISCAS'85 benchmarks using 45 nm technology which demonstrate that our approach can reduce the tunneling current by as much as 98.7% (on average 94.8%), without performance degradation.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [31] Dual material gate doping-less tunnel FET with hetero gate dielectric for enhancement of analog/RF performance
    Sunny Anand
    R.K.Sarin
    Journal of Semiconductors, 2017, 38 (02) : 35 - 41
  • [32] Study of Device Performance of Dual Metal Gate Silicon on Insulator MOSFET Adopting Various Dielectric Materials in Gate Oxide
    Paul, Anjan
    Saha, Piyali
    Malakar, Tiya Dey
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 229 - 233
  • [33] 2D Short-Channel Tunneling Transistor Relying on Dual-Gate Modulation for Integrated Circuits Application
    Li, Ling
    Deng, Qunrui
    Sun, Yiming
    Zhang, Jielian
    Zheng, Tao
    Wang, Wenhai
    Pan, Yuan
    Gao, Wei
    Lu, Jianting
    Li, Jingbo
    Huo, Nengjie
    ADVANCED FUNCTIONAL MATERIALS, 2023, 33 (45)
  • [34] Dual Metal Gate Dielectric Engineered Dopant Segregated Schottky Barrier MOSFET With Reduction in Ambipolar Current
    Sumit Kale
    Madduri Sai Chandu
    Silicon, 2022, 14 : 935 - 941
  • [35] Dual Metal Gate Dielectric Engineered Dopant Segregated Schottky Barrier MOSFET With Reduction in Ambipolar Current
    Kale, Sumit
    Chandu, Madduri Sai
    SILICON, 2022, 14 (03) : 935 - 941
  • [36] Gate-Induced Drain Leakage Reduction in Cylindrical Dual-Metal Hetero-Dielectric Gate All Around MOSFET
    Rewari, Sonam
    Nath, Vandana
    Haldar, Subhasis
    Deswal, S. S.
    Gupta, R. S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 3 - 10
  • [37] Performance investigations of novel dual-material gate (DMG) MOSFET with dielectric pockets (DP)
    SuZhen Luan
    HongXia Liu
    RenXu Jia
    Science in China Series E: Technological Sciences, 2009, 52 : 2400 - 2405
  • [39] Performance analysis of asymmetric dielectric modulated dual short gate tunnel field effect transistor
    Pon, Adhithan
    Carmel, A. Santhia
    Bhattacharyya, A.
    Ramesh, R.
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 608 - 615
  • [40] Performance investigations of novel dual-material gate (DMG) MOSFET with dielectric pockets (DP)
    Luan SuZhen
    Liu HongXia
    Jia RenXu
    SCIENCE IN CHINA SERIES E-TECHNOLOGICAL SCIENCES, 2009, 52 (08): : 2400 - 2405