Leakage Reduction in Stacked Sub-1 Onm Double-Gate MOSFETs

被引:0
|
作者
Cho, Woo-Suhl [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
关键词
Direct source-to-drain tunneling; Sub-10nm double-gate MOSFETs; Stacking; Supply-gating;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the effectiveness of transistor stacking (or supply-gating) to reduce the leakage in the standby-mode of operation of sub-10nm double-gate MOSFETs is investigated. For that purpose, device parameters such as symmetric/asymmetric gate-to-source/drain underlap and body thickness are optimized to improve the ON-state current to the OFF-state current ratio. The optimized devices are then used in circuit simulation to analyze the dependence of each major leakage source (direct source-to-drain tunneling, thermionic, and gate oxide leakage currents) on the device geometry (t(si) and symmetry in L-UN) and input vectors for two- and three-stacked transistors. The analysis shows that supply-gating is effective in reducing direct source-to-drain current as well as thermionic leakage in the stand-by mode of operation for sub-10nm technology.
引用
收藏
页码:349 / 352
页数:4
相关论文
共 50 条
  • [21] Drain current model for nanoscale double-gate MOSFETs
    Hariharan, Venkatnarayan
    Thakker, Rajesh
    Singh, Karmvir
    Sachid, Angada B.
    Patil, M. B.
    Vasi, Juzer
    Rao, V. Ramgopal
    SOLID-STATE ELECTRONICS, 2009, 53 (09) : 1001 - 1008
  • [22] Vertical p-channel double-gate MOSFETs
    Moers, J
    Trellenkamp, S
    van der Hart, A
    Goryll, M
    Mantl, S
    Kordos, P
    Lüth, H
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 143 - 146
  • [23] 2D Quantum Mechanical Simulation of Gate-Leakage Current in Double-Gate n-MOSFETs
    Muraoka, Satoru
    Mukai, Ryota
    Souma, Satofumi
    Ogawa, Matsuto
    2009 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2009, : 297 - 300
  • [24] A Model of the Gate Capacitance of Surrounding Gate Transistors: Comparison With Double-Gate MOSFETs
    Garcia Ruiz, Francisco J.
    Maria Tienda-Luna, Isabel
    Godoy, Andres
    Donetti, Luca
    Gamiz, Francisco
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) : 2477 - 2483
  • [25] Effect of gate engineering in double-gate MOSFETs for analog/RF applications
    Sarkar, Angsuman
    Das, Aloke Kumar
    De, Swapnadip
    Sarkar, Chandan Kumar
    MICROELECTRONICS JOURNAL, 2012, 43 (11) : 873 - 882
  • [26] Hall effect measurements in double-gate SOI MOSFETs
    Vandooren, A
    Cristoloveanu, S
    Flandre, D
    Colinge, JP
    SOLID-STATE ELECTRONICS, 2001, 45 (10) : 1793 - 1798
  • [27] Explicit continuous models for double-gate and surrounding-gate MOSFETs
    Yu, Bo
    Lu, Huaxin
    Liu, Minjian
    Taur, Yuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (10) : 2715 - 2722
  • [28] Corner effects in double-gate/gate-all-around MOSFETs
    Hou Xiao-Yu
    Zhou Fa-Long
    Huang Ru
    Zhang Xing
    CHINESE PHYSICS, 2007, 16 (03): : 812 - 816
  • [29] Analysis of scaling strategies for sub-30 nm double-gate SOIN-MOSFETs
    Barin, Nicola
    Braccioli, Marco
    Fiegna, Claudio
    Sangiorgi, Enrico
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (04) : 421 - 430
  • [30] Investigation of gate-induced drain leakage (GIDL) current in thin body devices: Single-gate ultra-thin body, symmetrical double-gate, and asymmetrical double-gate MOSFETs
    Choi, YK
    Ha, D
    King, TJ
    Bokor, J
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (4B): : 2073 - 2076