Leakage Reduction in Stacked Sub-1 Onm Double-Gate MOSFETs

被引:0
|
作者
Cho, Woo-Suhl [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
关键词
Direct source-to-drain tunneling; Sub-10nm double-gate MOSFETs; Stacking; Supply-gating;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the effectiveness of transistor stacking (or supply-gating) to reduce the leakage in the standby-mode of operation of sub-10nm double-gate MOSFETs is investigated. For that purpose, device parameters such as symmetric/asymmetric gate-to-source/drain underlap and body thickness are optimized to improve the ON-state current to the OFF-state current ratio. The optimized devices are then used in circuit simulation to analyze the dependence of each major leakage source (direct source-to-drain tunneling, thermionic, and gate oxide leakage currents) on the device geometry (t(si) and symmetry in L-UN) and input vectors for two- and three-stacked transistors. The analysis shows that supply-gating is effective in reducing direct source-to-drain current as well as thermionic leakage in the stand-by mode of operation for sub-10nm technology.
引用
收藏
页码:349 / 352
页数:4
相关论文
共 50 条
  • [32] GaN-based double-gate (DG) sub-10-nm MOSFETs: effects of gate work function
    Mehedi, Ibrahim Mustafa
    Alshareef, Abdulaziz M.
    Islam, Md. Rafiqul
    Hasan, Md. Tanvir
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (02) : 663 - 669
  • [33] GaN-based double-gate (DG) sub-10-nm MOSFETs: effects of gate work function
    Ibrahim Mustafa Mehedi
    Abdulaziz M. Alshareef
    Md. Rafiqul Islam
    Md. Tanvir Hasan
    Journal of Computational Electronics, 2018, 17 : 663 - 669
  • [34] Modeling and analysis of leakage currents in double-gate technologies
    Mukhopadhyay, Saibal
    Kim, Keunwoo
    Chuang, Ching Te
    Roy, Kaushik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2052 - 2061
  • [35] Simulation of OTA's with Double-Gate Graded-Channel MOSFETS using the Symmetric Doped Double-Gate Model
    Contreras, E.
    Cerdeira, A.
    Pavanello, M. A.
    MICROELECTRONICS TECHNOLOGY AND DEVICES - SBMICRO 2010, 2010, 31 (01): : 75 - 81
  • [36] Performance limitation of sub-100-nm intrinsic-channel double-gate SOI MOSFETs
    Omura, Y
    Yanagi, SI
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 60 - 61
  • [37] Analytic and explicit current model of undoped double-gate MOSFETs
    Zhu, Z.
    Zhou, X.
    Rustagi, S. C.
    See, G. H.
    Lin, S.
    Zhu, G.
    Wei, C.
    Zhang, J.
    ELECTRONICS LETTERS, 2007, 43 (25) : 1464 - 1466
  • [38] Mobility enhancement via volume inversion in double-gate MOSFETs
    Ge, LX
    Fossum, JG
    Gámiz, F
    2003 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2003, : 153 - 154
  • [39] A Global Continuous Channel Potential Solution for Double-Gate MOSFETs
    Liu, Feng
    He, Jin
    Zhang, Jian
    Chan, Mansun J.
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 156 - +
  • [40] A unified charge model for symmetric double-gate and surrounding-gate MOSFETs
    Lu, Huaxin
    Yu, Bo
    Taur, Yuan
    SOLID-STATE ELECTRONICS, 2008, 52 (01) : 67 - 72