Leakage Reduction in Stacked Sub-1 Onm Double-Gate MOSFETs

被引:0
|
作者
Cho, Woo-Suhl [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
关键词
Direct source-to-drain tunneling; Sub-10nm double-gate MOSFETs; Stacking; Supply-gating;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the effectiveness of transistor stacking (or supply-gating) to reduce the leakage in the standby-mode of operation of sub-10nm double-gate MOSFETs is investigated. For that purpose, device parameters such as symmetric/asymmetric gate-to-source/drain underlap and body thickness are optimized to improve the ON-state current to the OFF-state current ratio. The optimized devices are then used in circuit simulation to analyze the dependence of each major leakage source (direct source-to-drain tunneling, thermionic, and gate oxide leakage currents) on the device geometry (t(si) and symmetry in L-UN) and input vectors for two- and three-stacked transistors. The analysis shows that supply-gating is effective in reducing direct source-to-drain current as well as thermionic leakage in the stand-by mode of operation for sub-10nm technology.
引用
收藏
页码:349 / 352
页数:4
相关论文
共 50 条
  • [41] Gate length scaling and threshold voltage control of double-gate MOSFETs.
    Chang, L
    Tang, S
    King, TJ
    Bokor, J
    Hu, C
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 719 - 722
  • [42] Numerical modeling on asymmetrical double-gate MOSFETs and TiN-gate FinFETs
    Kim, Han-Geon
    Cho, Sang-Young
    Kim, Young-Kyu
    Won, Taeyoung
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2008, 53 (03) : 1506 - 1510
  • [43] An analytical subthreshold current model for ballistic double-gate MOSFETs
    Autran, JL
    Munteanu, D
    Tintori, O
    Aubert, M
    Decarre, E
    NSTI NANOTECH 2004, VOL 2, TECHNICAL PROCEEDINGS, 2004, : 171 - 174
  • [44] Comparison of Double-Gate MOSFETs and FinFETs with Monte Carlo Simulation
    Gulzar A. Kathawala
    Mohamed Mohamed
    Umberto Ravaioli
    Journal of Computational Electronics, 2003, 2 : 85 - 89
  • [45] Extraordinarily high drive currents in asymmetrical double-gate MOSFETs
    Fossum, JG
    Ren, ZB
    Kim, K
    Lundstrom, M
    SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) : 525 - 530
  • [46] Explicit quantum potential and charge model for double-gate MOSFETs
    Chaves, Ferney
    Jimenez, David
    Sune, Jordi
    SOLID-STATE ELECTRONICS, 2010, 54 (05) : 530 - 535
  • [47] Multiband simulation of quantum transport in nanoscale double-gate MOSFETs
    Iwata, Hideyuki
    Matsuda, Toshihiro
    Ohzone, Takashi
    SOLID-STATE ELECTRONICS, 2009, 53 (10) : 1130 - 1134
  • [48] First-principles modeling of double-gate UTSOI MOSFETs
    Evans, MH
    Caussanel, M
    Schrimpf, RD
    Pantelides, ST
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 611 - 614
  • [49] Comparison of Double-Gate MOSFETs and FinFETs with Monte Carlo Simulation
    Kathawala, Gulzar A.
    Mohamed, Mohamed
    Ravaioli, Umberto
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2003, 2 (2-4) : 85 - 89
  • [50] Intrinsic fluctuations in sub 10-nm double-gate MOSFETs introduced by discreteness of charge and matter
    Brown, AR
    Asenov, A
    Watling, JR
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (04) : 195 - 200