Analysis of scaling strategies for sub-30 nm double-gate SOIN-MOSFETs

被引:15
|
作者
Barin, Nicola
Braccioli, Marco
Fiegna, Claudio
Sangiorgi, Enrico
机构
[1] Univ Ferrara, Dept Engn, I-44100 Ferrara, Italy
[2] Univ Bologna, ARCES, DEIS, I-47023 Cesena, Italy
[3] Consorzio Nazl Nanoelect IU NET, I-40125 Bologna, Italy
关键词
CMOS scaling; device simulation; double-gate MOS; MOSFET; SOI;
D O I
10.1109/TNANO.2007.894022
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
State-of-the-art device simulation is applied to the analysis of possible scaling strategies for the future CMOS technology, adopting the ultrathin silicon body (UTB) double-gate (DG) MOSFET and considering the main figures of merit (FOM) for the high-performance N-MOS transistor. The results of our analysis confirm the potentials of UTB-DG MOSFETs. In particular, the possibility to control the short-channel effects by thinning the silicon layer is fully exploited allowing to adopt almost undoped silicon channel, leading to reduced transversal field. As a consequence, the impact of surface roughness at the Si-oxide interface and the gate tunneling leakage current are substantially reduced compared to the case of highly doped bulk MOSFETs. According to our results, thanks to the suppression of gate leakage current, scaling of the UTB-DG MOSITET down to the 32 nm technology node appears possible adopting SiO2 -based gate dielectrics. In spite of the improved mobility at given inversion charge density, the simulated on-currents are substantially lower than those required by the 2005 ITRS for the 45 and 32 nm nodes [3]. Nonetheless, thanks to relaxed scaling of the oxide thickness, hence to reduced gate capacitance, the requirements in terms of intrinsic delay and power-delay product can be satisfied. The issue of variability is analyzed by evaluating the dependence of the key FOM on the variation of critical dimensions such as the thickness of the gate oxide and of the silicon layer.
引用
收藏
页码:421 / 430
页数:10
相关论文
共 50 条
  • [1] SCALING THEORY FOR DOUBLE-GATE SOI MOSFETS
    SUZUKI, K
    TANAKA, T
    TOSAKA, Y
    HORIE, H
    ARIMOTO, Y
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (12) : 2326 - 2329
  • [2] A comparative study of electrical characteristic on sub-10-nm double-gate MOSFETs
    Li, YM
    Chou, HM
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (05) : 645 - 647
  • [3] Gate length scaling and threshold voltage control of double-gate MOSFETs.
    Chang, L
    Tang, S
    King, TJ
    Bokor, J
    Hu, C
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 719 - 722
  • [4] 2D analysis of bottom gate misalignment and process tolerant for sub-100nm symmetric double-gate MOSFETs
    Shen, J
    Man, TY
    Chan, M
    2003 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2003, : 201 - 204
  • [5] GaN-based double-gate (DG) sub-10-nm MOSFETs: effects of gate work function
    Mehedi, Ibrahim Mustafa
    Alshareef, Abdulaziz M.
    Islam, Md. Rafiqul
    Hasan, Md. Tanvir
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (02) : 663 - 669
  • [6] GaN-based double-gate (DG) sub-10-nm MOSFETs: effects of gate work function
    Ibrahim Mustafa Mehedi
    Abdulaziz M. Alshareef
    Md. Rafiqul Islam
    Md. Tanvir Hasan
    Journal of Computational Electronics, 2018, 17 : 663 - 669
  • [7] Performance limitation of sub-100-nm intrinsic-channel double-gate SOI MOSFETs
    Omura, Y
    Yanagi, SI
    2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2002, : 60 - 61
  • [8] Intrinsic fluctuations in sub 10-nm double-gate MOSFETs introduced by discreteness of charge and matter
    Brown, AR
    Asenov, A
    Watling, JR
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (04) : 195 - 200
  • [9] Gate Leakage in Low Standby Power 16 nm Gate Length Double-Gate MOSFETs
    Abd El Hakim, Mohamed
    Sabry, Yasser M.
    Elmaghraby, Yousry
    Abdolkader, Tarek M.
    Fikry, Wael
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 789 - 797
  • [10] Innovatively composite hard mask to feature sub-30 nm gate patterning
    Meng, Lingkuan
    Li, Chunlong
    He, Xiaobin
    Luo, Jun
    Li, Junfeng
    Zhao, Chao
    Yan, Jiang
    MICROELECTRONIC ENGINEERING, 2014, 127 : 7 - 13