Analysis of scaling strategies for sub-30 nm double-gate SOIN-MOSFETs

被引:15
|
作者
Barin, Nicola
Braccioli, Marco
Fiegna, Claudio
Sangiorgi, Enrico
机构
[1] Univ Ferrara, Dept Engn, I-44100 Ferrara, Italy
[2] Univ Bologna, ARCES, DEIS, I-47023 Cesena, Italy
[3] Consorzio Nazl Nanoelect IU NET, I-40125 Bologna, Italy
关键词
CMOS scaling; device simulation; double-gate MOS; MOSFET; SOI;
D O I
10.1109/TNANO.2007.894022
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
State-of-the-art device simulation is applied to the analysis of possible scaling strategies for the future CMOS technology, adopting the ultrathin silicon body (UTB) double-gate (DG) MOSFET and considering the main figures of merit (FOM) for the high-performance N-MOS transistor. The results of our analysis confirm the potentials of UTB-DG MOSFETs. In particular, the possibility to control the short-channel effects by thinning the silicon layer is fully exploited allowing to adopt almost undoped silicon channel, leading to reduced transversal field. As a consequence, the impact of surface roughness at the Si-oxide interface and the gate tunneling leakage current are substantially reduced compared to the case of highly doped bulk MOSFETs. According to our results, thanks to the suppression of gate leakage current, scaling of the UTB-DG MOSITET down to the 32 nm technology node appears possible adopting SiO2 -based gate dielectrics. In spite of the improved mobility at given inversion charge density, the simulated on-currents are substantially lower than those required by the 2005 ITRS for the 45 and 32 nm nodes [3]. Nonetheless, thanks to relaxed scaling of the oxide thickness, hence to reduced gate capacitance, the requirements in terms of intrinsic delay and power-delay product can be satisfied. The issue of variability is analyzed by evaluating the dependence of the key FOM on the variation of critical dimensions such as the thickness of the gate oxide and of the silicon layer.
引用
收藏
页码:421 / 430
页数:10
相关论文
共 50 条
  • [41] Leakage power analysis of 25-nm double-gate CMOS devices and circuits
    Kim, K
    Das, KK
    Joshi, RV
    Chuang, CT
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (05) : 980 - 986
  • [42] Fringe-induced barrier lowering (FIBL) included sub-threshold swing model for double-gate MOSFETs
    Liang, Pei
    Jiang, Jianjun
    Song, Yi
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2008, 41 (21)
  • [43] Performance Analysis of Sub 10 nm Double Gate Circular MOSFET
    Sagar, Kallepelli
    Maheshwaram, Satish
    SILICON, 2022, 14 (15) : 9431 - 9439
  • [44] Performance Analysis of Sub 10 nm Double Gate Circular MOSFET
    Kallepelli Sagar
    Satish Maheshwaram
    Silicon, 2022, 14 : 9431 - 9439
  • [45] Analysis of the TSi-dependent subthreshold characteristics in lightly-doped asymmetric double-gate MOSFETs
    Lee, H
    Shin, H
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2004, 44 (01) : 56 - 59
  • [46] Optimal dual-VT design in sub-100-nm PD/SOI and double-gate technologies
    Bansal, Aditya
    Kim, Jae-Joon
    Kim, Keunwoo
    Mukhopadhyay, Saibal
    Chuang, Ching-Te
    Roy, Kaushik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (05) : 1161 - 1169
  • [47] Experimental comparison between sub-0.1-μm ultrathin SOI single- and double-gate MOSFETs:: Performance and mobility
    Widiez, Julie
    Poiroux, Thierry
    Vinet, Maud
    Mouis, Mireille
    Deleonibus, Simon
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2006, 5 (06) : 643 - 648
  • [48] Consideration of performance limitation of sub-100-nm double-gate silicon-on-insulator (SOI) metal-oxide-semiconductor field-effect transistors (MOSFETs)
    Yanagi, S
    Omura, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2002, 41 (10A): : L1096 - L1098
  • [49] DC and AC performance analysis of 25 nm symmetric/asymmetric double-gate, back-gate and bulk CMOS
    Ieong, MeiKei
    Wong, H.-S.Philip
    Taur, Yuan
    Oldiges, Phil
    Frank, David
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 147 - 150
  • [50] DC and AC performance analysis of 25 nm symmetric/asymmetric double-gate, back-gate and bulk CMOS
    Ieong, M
    Wong, HSP
    Taur, Y
    Oldiges, P
    Frank, D
    2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 147 - 150