Aggressive test power reduction through test stimuli transformation

被引:3
|
作者
Sinanoglu, O [1 ]
Orailoglu, A [1 ]
机构
[1] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92093 USA
关键词
D O I
10.1109/ICCD.2003.1240953
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Excessive switching activity during shift cycles in scan-based cores imposes considerable test power challenges. To ensure rapid and reliable test of SOCs, we propose a scan chain modification methodology that transforms the stimuli to be inserted to the scan chain through logic gate insertion between scan cells, reducing scan chain transitions. We introduce a novel matrix band algebra to formulate the impact of scan chain modifications on test stimuli transformations. Based on this analysis, we develop algorithms for transforming a set of test vectors into power-optimal test stimuli through cost-effective scan chain modifications. Experimental results show that scan-in power reductions exceeding 90% for test vectors and 99.5% for test cubes can be attained by the proposed methodology.
引用
收藏
页码:542 / 547
页数:6
相关论文
共 50 条
  • [31] Reducing test application time, test data volume and test power through Virtual Chain Partition
    Solana, Jose M.
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (03) : 385 - 399
  • [32] ANALYSIS OF AEROBIC POWER OF SOCCER PLAYERS THROUGH FIELD TEST AND LABORATORY TEST
    Ramirez Lizana, Cristian Javier
    Belozo, Felipe
    Lourenco, Thiago
    Brenzikofer, Rene
    Macedo, Denise Vaz
    ShoitiMisuta, Milton
    Scaglia, Alcides Jose
    REVISTA BRASILEIRA DE MEDICINA DO ESPORTE, 2014, 20 (06) : 447 - 450
  • [33] Simultaneous reduction of test data volume and testing power for scan-based test
    Han, YH
    Li, XW
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 374 - 379
  • [34] A Stochastic Heuristic based Approach to Test Vector Reordering for Dynamic Test Power Reduction
    Mitra, Sanjoy
    Das, Debaprasad
    PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2016, : 524 - 529
  • [35] A scan disabling-based BAST scheme for test cost and test power reduction
    You, Zhiqiang
    Wang, Weizheng
    Liu, Peng
    Kuang, Jishun
    Qin, Zheng
    IEICE ELECTRONICS EXPRESS, 2012, 9 (02): : 111 - 116
  • [36] A selective scan slice encoding technique for test data volume and test power reduction
    Badereddine, N.
    Wang, Z.
    Girard, P.
    Chakrabarty, K.
    Virazel, A.
    Pravossoudovitch, S.
    Landrault, C.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (04): : 353 - 364
  • [37] A Selective Scan Slice Encoding Technique for Test Data Volume and Test Power Reduction
    N. Badereddine
    Z. Wang
    P. Girard
    K. Chakrabarty
    A. Virazel
    S. Pravossoudovitch
    C. Landrault
    Journal of Electronic Testing, 2008, 24 : 353 - 364
  • [38] Multi-Valued Logic Test Access Mechanism for Test Time and Power Reduction
    Nekooei, Amirreza
    Navabi, Zainalabedin
    2015 10TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2015,
  • [39] Identifying the Optimal Subsets of Test Items through Adaptive Test for Cost Reduction of ICs
    Liang, Huaguo
    Wan, Jinlei
    Song, Tai
    Hou, Wangchao
    ELECTRONICS, 2021, 10 (06) : 1 - 11
  • [40] Efficient Test Set Modification for Capture Power Reduction
    Wen, Xiaoqing
    Suzuki, Tatsuya
    Kajihara, Seiji
    Miyase, Kohei
    Minamoto, Yoshihiro
    Wang, Laung-Terng
    Saluja, Kewal K.
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (03) : 319 - 330