Aggressive test power reduction through test stimuli transformation

被引:3
|
作者
Sinanoglu, O [1 ]
Orailoglu, A [1 ]
机构
[1] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92093 USA
关键词
D O I
10.1109/ICCD.2003.1240953
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Excessive switching activity during shift cycles in scan-based cores imposes considerable test power challenges. To ensure rapid and reliable test of SOCs, we propose a scan chain modification methodology that transforms the stimuli to be inserted to the scan chain through logic gate insertion between scan cells, reducing scan chain transitions. We introduce a novel matrix band algebra to formulate the impact of scan chain modifications on test stimuli transformations. Based on this analysis, we develop algorithms for transforming a set of test vectors into power-optimal test stimuli through cost-effective scan chain modifications. Experimental results show that scan-in power reductions exceeding 90% for test vectors and 99.5% for test cubes can be attained by the proposed methodology.
引用
收藏
页码:542 / 547
页数:6
相关论文
共 50 条
  • [41] Test Power Reduction by Blocking Scan Cell Outputs
    Lin, Xijiang
    Rajski, Janusz
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 329 - 336
  • [42] Test Architecture for Fine Grained Capture Power Reduction
    Sun, Yi
    Jiang, Hui
    Ramakrishnan, Lakshmi
    Segal, Matan
    Nepal, Kundan
    Dworak, Jennifer
    Manikas, Theodore
    Bahar, R. Iris
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 558 - 561
  • [43] A scan chain adjustment technology for test power reduction
    Li, Jia
    Hu, Yu
    Li, Xiaowei
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 11 - +
  • [44] CooLBIST An Effective Approach of Test Power Reduction for LBIST
    Matsushima, Jun
    Maeda, Yoichi
    Takakura, Masahiro
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 264 - 264
  • [45] A Parallel Test Application Method towards Power Reduction
    Ding Deng
    Yang Guo
    Zhentao Li
    Journal of Electronic Testing, 2017, 33 : 157 - 169
  • [46] A Parallel Test Application Method towards Power Reduction
    Deng, Ding
    Guo, Yang
    Li, Zhentao
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (02): : 157 - 169
  • [47] Power reduction in test-per-scan BIST
    Zhang, XD
    Roy, K
    6TH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2000, : 133 - 138
  • [48] Design space exploration for aggressive test cost reduction in circular scan Architectures
    Arslan, B
    Orailoglu, A
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 726 - 731
  • [49] TEST TIME REDUCTION THROUGH OPTIMAL DEGRADATION TESTING
    Yang, Guangbin
    INTERNATIONAL JOURNAL OF RELIABILITY QUALITY & SAFETY ENGINEERING, 2010, 17 (05): : 495 - 503
  • [50] Increased test yields through the reduction of board flex
    Everett Charles Technologies
    Natl Electron Packag Prod Conf Proc Tech Program, (1109-1117):