Aggressive test power reduction through test stimuli transformation

被引:3
|
作者
Sinanoglu, O [1 ]
Orailoglu, A [1 ]
机构
[1] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92093 USA
关键词
D O I
10.1109/ICCD.2003.1240953
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Excessive switching activity during shift cycles in scan-based cores imposes considerable test power challenges. To ensure rapid and reliable test of SOCs, we propose a scan chain modification methodology that transforms the stimuli to be inserted to the scan chain through logic gate insertion between scan cells, reducing scan chain transitions. We introduce a novel matrix band algebra to formulate the impact of scan chain modifications on test stimuli transformations. Based on this analysis, we develop algorithms for transforming a set of test vectors into power-optimal test stimuli through cost-effective scan chain modifications. Experimental results show that scan-in power reductions exceeding 90% for test vectors and 99.5% for test cubes can be attained by the proposed methodology.
引用
收藏
页码:542 / 547
页数:6
相关论文
共 50 条
  • [21] Reconfigured scan forest for test application cost, test data volume, and test power reduction
    Xiang, Dong
    Li, Kaiwei
    Fujiwara, Hideo
    IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (04) : 557 - 562
  • [22] Increasing the Power of the Test Through Pre-Test - A Robust Method
    Yunus, Rossita M.
    Khan, Shahjahan
    COMMUNICATIONS IN STATISTICS-THEORY AND METHODS, 2011, 40 (04) : 581 - 597
  • [23] Deterministic Shift Power Reduction in Test Compression
    Basu, Kanad
    Kumar, Rishi
    Kulkarni, Santosh
    Kapur, Rohit
    VLSI DESIGN AND TEST, 2017, 711 : 155 - 167
  • [24] Scan chain clustering for test power reduction
    Elm, Melanie
    Wunderlich, Hans-Joachim
    Imhof, Michael E.
    Zoellin, Christian G.
    Leenstra, Jens
    Maeding, Nicolas
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 828 - +
  • [25] Test pattern generation and clock disabling for simultaneous test time and power reduction
    Chen, JJ
    Yang, CK
    Lee, KJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) : 363 - 370
  • [26] Test power reduction with multiple capture orders
    Lee, KJ
    Hsu, SJ
    Ho, CM
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 26 - 31
  • [27] Reduction of Power Dissipation Through Parallel Optimization of Test Vector and Scan Register Sequences
    Kotasek, Zdenek
    Skarvada, Jaroslav
    Strnadel, Josef
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 364 - 369
  • [28] VLSI test through an improved LDA classification algorithm for test cost reduction
    Huang, Liang
    Song, Tai
    MICROELECTRONICS JOURNAL, 2022, 125
  • [29] REDUCTION OF TEST ANXIETY THROUGH COGNITIVE RESTRUCTURING
    GOLDFRIED, MR
    LINEHAN, MM
    SMITH, JL
    JOURNAL OF CONSULTING AND CLINICAL PSYCHOLOGY, 1978, 46 (01) : 32 - 39
  • [30] REDUCTION OF TEST ANXIETY THROUGH THERAPEUTIC CONVERSATION
    HEINERTH, K
    GRAESSNE.D
    ZEITSCHRIFT FUR ENTWICKLUNGSPSYCHOLOGIE UND PADAGOGISCHE PSYCHOLOGIE, 1973, 5 (01): : 62 - 68