Test pattern generation and clock disabling for simultaneous test time and power reduction

被引:22
|
作者
Chen, JJ [1 ]
Yang, CK [1 ]
Lee, KJ [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
low-power testing; scan-based design; test set compaction; test-time reduction;
D O I
10.1109/TCAD.2002.807890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan-based design has been widely used to transport test patterns in a system-on-a-chip (SOC) test architecture. Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously, many efficient methods have been developed to address these two problems separately. In this paper, we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly modifying and integrating a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results for the International Symposium on Circuits and Systems (ISCAS) '85 and '89 benchmark circuits show that significant reduction on both test application time and power dissipation can be achieved compare to the conventional scan method.
引用
收藏
页码:363 / 370
页数:8
相关论文
共 50 条
  • [1] Test pattern generation and clock disabling for test time and power reduction
    Chen, JJ
    Luo, KL
    Chang, YJ
    Wu, WC
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 208 - 211
  • [2] Clock-disabling scheme to reduce test power
    Hu, Dianwei
    Xiang, Dong
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2007, 47 (07): : 1216 - 1219
  • [3] Capture Power Reduction Using Clock Gating Aware Test Generation
    Chakravadhanula, Krishna
    Chickermane, Vivek
    Keller, Brion
    Gallagher, Patrick
    Narang, Prashant
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 101 - 109
  • [4] Correlation Aware Random Pattern Generation for Test Time and Shift Power Reduction of Logic BIST
    Park, Jongho
    Lee, Sangjun
    Lee, Inhwan
    Park, Sungwhan
    Kang, Sungho
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 53 - 54
  • [5] A scan disabling-based BAST scheme for test cost and test power reduction
    You, Zhiqiang
    Wang, Weizheng
    Liu, Peng
    Kuang, Jishun
    Qin, Zheng
    IEICE ELECTRONICS EXPRESS, 2012, 9 (02): : 111 - 116
  • [6] Test Power Reduction by Simultaneous Do not Care Filling and Ordering of Test Patterns Considering Pattern Dependency
    Sarkar, T.
    Pradhan, S. Nath
    INTERNATIONAL JOURNAL OF ENGINEERING, 2018, 31 (05): : 752 - 758
  • [7] Reduction of test data volume and test application time by scan chain disabling technique
    Lee, Lung-Jen
    Tseng, Wang-Dauh
    Lin, Rung-Bin
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2012, 35 (06) : 687 - 696
  • [8] Simultaneous capture and shift power reduction test pattern generator for scan testing
    Lin, H. -T.
    Li, J. C. -M.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (02): : 132 - 141
  • [9] Reducing test application time and power dissipation for scan-based testing via multiple clock disabling
    Lee, KJ
    Chen, JJ
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 338 - 343
  • [10] Test power reduction and test pattern generation for multiple faults using zero suppressed decision diagrams
    Anita J.P.
    Sudheesh P.
    International Journal of High Performance Systems Architecture, 2016, 6 (01): : 51 - 60