共 50 条
- [41] Optimal Selection of ATE Frequencies for Test Time Reduction Using Aperiodic Clock 2014 IEEE 23RD NORTH ATLANTIC TEST WORKSHOP (NATW), 2014, : 52 - 56
- [42] Pattern-directed circuit virtual partitioning for test power reduction 2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 677 - +
- [43] Low Power Illinois scan architecture for simultaneous power and test data volume reduction 2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 419 - 424
- [44] Test Time Reduction with SATOM: Simultaneous AC-DC Test with Orthogonal Multi-excitations 2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
- [45] Weighted test pattern generation for built-in-self-test ICEMI'2001: FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT AND INSTRUMENTS, VOL 1, CONFERENCE PROCEEDINGS, 2001, : 113 - 116
- [46] Decompression hardware determination for test volume and time reduction through unified test pattern compaction and compression 21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 113 - 118
- [48] Test Clock Domain Optimization for Peak Power Supply Noise Reduction During Scan 2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
- [49] Test Power Optimization Using Clock Gating 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 12 - 16
- [50] Test Power Optimization Using Clock Gating 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 1079 - 1083