Test pattern generation and clock disabling for simultaneous test time and power reduction

被引:22
|
作者
Chen, JJ [1 ]
Yang, CK [1 ]
Lee, KJ [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
low-power testing; scan-based design; test set compaction; test-time reduction;
D O I
10.1109/TCAD.2002.807890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan-based design has been widely used to transport test patterns in a system-on-a-chip (SOC) test architecture. Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously, many efficient methods have been developed to address these two problems separately. In this paper, we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly modifying and integrating a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results for the International Symposium on Circuits and Systems (ISCAS) '85 and '89 benchmark circuits show that significant reduction on both test application time and power dissipation can be achieved compare to the conventional scan method.
引用
收藏
页码:363 / 370
页数:8
相关论文
共 50 条
  • [41] Optimal Selection of ATE Frequencies for Test Time Reduction Using Aperiodic Clock
    Gunasekar, Sindhu
    Agrawal, Vishwani D.
    2014 IEEE 23RD NORTH ATLANTIC TEST WORKSHOP (NATW), 2014, : 52 - 56
  • [42] Pattern-directed circuit virtual partitioning for test power reduction
    Xu, Qiang
    Hu, Dianwei
    Xiang, Dong
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 677 - +
  • [43] Low Power Illinois scan architecture for simultaneous power and test data volume reduction
    Chandra, Anshunian
    Ng, Felix
    Kapur, Rohit
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 419 - 424
  • [44] Test Time Reduction with SATOM: Simultaneous AC-DC Test with Orthogonal Multi-excitations
    Chen, Degang
    Yu, Zhongjun
    Maniar, Krunal
    Nowrozi, Mojtaba
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [45] Weighted test pattern generation for built-in-self-test
    Tan, EM
    Guo, XR
    ICEMI'2001: FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT AND INSTRUMENTS, VOL 1, CONFERENCE PROCEEDINGS, 2001, : 113 - 116
  • [46] Decompression hardware determination for test volume and time reduction through unified test pattern compaction and compression
    Bayraktaroglu, I
    Orailoglu, A
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 113 - 118
  • [47] Improvement pattern in the clock drawing test in multiple sclerosis
    Cacho, J
    Gamazo, S
    Garcia-Garcia, S
    Rodriguez-Perez, R
    Fernandez-Calvo, B
    Bowakim-Did, W
    JOURNAL OF THE NEUROLOGICAL SCIENCES, 2005, 238 : S223 - S224
  • [48] Test Clock Domain Optimization for Peak Power Supply Noise Reduction During Scan
    Wen, Jen-Yang
    Huang, Yu-Chuan
    Tsai, Min-Hong
    Liao, Kuan-Yu
    Li, James C. -M.
    Chang, Ming-Tung
    Tsai, Min-Hsiu
    Tseng, Chih-Mou
    Li, Hung-Chun
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [49] Test Power Optimization Using Clock Gating
    Madhushree, K.
    Rajan, Niju
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 12 - 16
  • [50] Test Power Optimization Using Clock Gating
    Madhushree, K.
    Rajan, Niju
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 1079 - 1083