Test pattern generation and clock disabling for simultaneous test time and power reduction

被引:22
|
作者
Chen, JJ [1 ]
Yang, CK [1 ]
Lee, KJ [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
low-power testing; scan-based design; test set compaction; test-time reduction;
D O I
10.1109/TCAD.2002.807890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan-based design has been widely used to transport test patterns in a system-on-a-chip (SOC) test architecture. Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously, many efficient methods have been developed to address these two problems separately. In this paper, we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly modifying and integrating a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results for the International Symposium on Circuits and Systems (ISCAS) '85 and '89 benchmark circuits show that significant reduction on both test application time and power dissipation can be achieved compare to the conventional scan method.
引用
收藏
页码:363 / 370
页数:8
相关论文
共 50 条
  • [21] Test pattern generation methodology for low power consumption
    Corno, F
    Prinetto, P
    Rebaudengo, M
    Reorda, MS
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 453 - 457
  • [22] Test pattern generation for power supply droop faults
    Mitra, D
    Bhattacharjee, S
    Sur-Kolay, S
    Bhattacharya, BB
    Zachariah, ST
    Kundu, S
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 343 - 348
  • [23] Techniques for Minimizing Area and Power in Test Pattern Generation
    Jagtap, Kalyani
    Rathkanthiwar, Shubhangi
    Kakde, Sandeep
    Pendharkar, Hemant
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 429 - 433
  • [24] Comparative Study of Test Pattern Generation Systems to Reduce Test Application Time
    Dilip, Patare Snehal
    Somanathan, Geethu Remadevi
    Bhakthavatchalu, Ramesh
    PROCEEDINGS OF THE 2019 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2019), 2019, : 59 - 62
  • [25] A Novel Power-Managed Scan Architecture for Test Power and Test Time Reduction
    Devanathan, V. R.
    Ravikumar, C. P.
    Mehrotra, Rajat
    Kamakoti, V.
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (01) : 101 - 110
  • [26] Simultaneous reduction of test data volume and testing power for scan-based test
    Han, YH
    Li, XW
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 374 - 379
  • [27] DFT and Minimum Leakage Pattern Generation for Static Power Reduction During Test and Burn-In
    Kao, Wei-Chung
    Chuang, Wei-Shun
    Lin, Hsiu-Ting
    Li, James Chien-Mo
    Manquinho, Vasco
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 392 - 400
  • [28] Capture in Turn Scan for Reduction of Test Data Volume, Test Application Time and Test Power
    You, Zhiqiang
    Huang, Jiedi
    Inoue, Michiko
    Kuang, Jishun
    Fujiwara, Hideo
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 371 - 374
  • [29] Exploration of Various Test Pattern Generators for Power Reduction in LBIST
    Jambagi, Savitri Basappa
    Yellampalli, Siva S.
    2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 710 - 713
  • [30] Reordering and Test Pattern Generation for Reducing Launch and Capture Power
    Stanis, Jonisha S.
    Antony, Maria S.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,