Test pattern generation and clock disabling for simultaneous test time and power reduction

被引:22
|
作者
Chen, JJ [1 ]
Yang, CK [1 ]
Lee, KJ [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
low-power testing; scan-based design; test set compaction; test-time reduction;
D O I
10.1109/TCAD.2002.807890
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan-based design has been widely used to transport test patterns in a system-on-a-chip (SOC) test architecture. Two problems that are becoming quite critical for scan-based testing are long test application time and high test power consumption. Previously, many efficient methods have been developed to address these two problems separately. In this paper, we propose a novel method called the multiple clock disabling (MCD) technique to reduce test application time and test power dissipation simultaneously. Our method is made possible by cleverly modifying and integrating a number of existing techniques to generate a special set of test patterns that is suitable for a scan architecture based on the MCD technique. Experimental results for the International Symposium on Circuits and Systems (ISCAS) '85 and '89 benchmark circuits show that significant reduction on both test application time and power dissipation can be achieved compare to the conventional scan method.
引用
收藏
页码:363 / 370
页数:8
相关论文
共 50 条
  • [31] Selective scan slice repetition for simultaneous reduction of test power consumption and test data volume
    Kim, Yongjoon
    Park, Jaeseok
    Kang, Sungho
    IEICE ELECTRONICS EXPRESS, 2009, 6 (20): : 1432 - 1437
  • [32] A low power test pattern generation for built-in self-test based circuits
    Ye, Bo
    Li, Tianwang
    Zhao, Qian
    Zhou, Duo
    Wang, Xiaohua
    Luo, Min
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (03) : 301 - 309
  • [33] AUTOMATIC TEST PATTERN GENERATION
    DERBYSHIRE, K
    ELECTRONIC ENGINEERING, 1993, 65 (802): : S57 - &
  • [34] Automatic test pattern generation
    Drechsler, Rolf
    Fey, Gorschwin
    FORMAL METHODS FOR HARDWARE VERIFICATION, 2006, 3965 : 30 - 55
  • [35] An Effective Deterministic Test Generation for Test-Per-Clock Testing
    Liu, Tieqiao
    Kuang, Jishun
    You, Zhiqiang
    Cai, Shuo
    IEEE AEROSPACE AND ELECTRONIC SYSTEMS MAGAZINE, 2014, 29 (05) : 25 - 33
  • [36] Search Space Reduction for Low-Power Test Generation
    Miyase, Kohei
    Sauer, Matthias
    Becker, Bernd
    Wen, Xiaoqing
    Kajihara, Seiji
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 171 - 176
  • [37] Instruction-based March Test Pattern Generation Scheme for At-Speed Test Cost Reduction
    Park, Seokmin
    Lee, Gayeong
    Shin, Jaehwan
    Lee, Seunghan
    Lee, Young-Woo
    2023 INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE IN INFORMATION AND COMMUNICATION, ICAIIC, 2023, : 539 - 542
  • [38] The Clock Drawing Test Time to Replace?
    Tappen, Ruth M.
    RESEARCH IN GERONTOLOGICAL NURSING, 2019, 12 (01) : 2 - 4
  • [39] The test of time: a history of clock drawing
    Hazan, Elias
    Frankenburg, Frances
    Brenkel, Megan
    Shulman, Kenneth
    INTERNATIONAL JOURNAL OF GERIATRIC PSYCHIATRY, 2018, 33 (01) : E22 - E30
  • [40] Multi-Valued Logic Test Access Mechanism for Test Time and Power Reduction
    Nekooei, Amirreza
    Navabi, Zainalabedin
    2015 10TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2015,