Aggressive test power reduction through test stimuli transformation

被引:3
|
作者
Sinanoglu, O [1 ]
Orailoglu, A [1 ]
机构
[1] Univ Calif San Diego, Dept Comp Sci & Engn, La Jolla, CA 92093 USA
关键词
D O I
10.1109/ICCD.2003.1240953
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Excessive switching activity during shift cycles in scan-based cores imposes considerable test power challenges. To ensure rapid and reliable test of SOCs, we propose a scan chain modification methodology that transforms the stimuli to be inserted to the scan chain through logic gate insertion between scan cells, reducing scan chain transitions. We introduce a novel matrix band algebra to formulate the impact of scan chain modifications on test stimuli transformations. Based on this analysis, we develop algorithms for transforming a set of test vectors into power-optimal test stimuli through cost-effective scan chain modifications. Experimental results show that scan-in power reductions exceeding 90% for test vectors and 99.5% for test cubes can be attained by the proposed methodology.
引用
收藏
页码:542 / 547
页数:6
相关论文
共 50 条
  • [1] Transformation-based peak power reduction for test sequences
    Corno, F
    Rebaudengo, M
    Reorda, MS
    Violante, M
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 78 - 83
  • [2] Test power reduction through minimization of scan chain transitions
    Sinanoglu, O
    Bayraktaroglu, I
    Orailoglu, A
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 166 - 171
  • [3] Aggressive Test Cost Reductions Through Continuous Test Effectiveness Assessment
    Arslan, Baris
    Orailoglu, Alex
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (12) : 2093 - 2103
  • [4] Scan power reduction through test data transition frequency analysis
    Sinanoglu, O
    Bayraktaroglu, I
    Orailoglu, A
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 844 - 850
  • [5] Scan test cost and power reduction through systematic scan reconfiguration
    Al-Yamani, Ahmad
    Devta-Prasanna, Narendra
    Chmelar, Erik
    Grinchuk, Mikhail
    Gunda, Arun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (05) : 907 - 918
  • [6] Is Test Power Reduction Through X-Filling Good Enough?
    Wu, F.
    Dilillo, L.
    Bosio, A.
    Girard, P.
    Pravossoudovitch, S.
    Virazel, A.
    Tehranipoor, M.
    Miyase, K.
    Wen, X.
    Ahmed, N.
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [7] Reduction of Test Power and Test Data Volume by Power Aware Compression Scheme
    Sivanantham, S.
    Manuel, Jincy P.
    Sarathkumar, K.
    Mallick, P. S.
    Perinbam, J. Raja Paul
    2012 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS (ICACC), 2012, : 158 - 161
  • [8] OPTOKINETIC TEST WITH ACCELERATED STIMULI IN COMPARISON TO TEST WITH CONSTANT STIMULI
    SCHERER, H
    ARCHIV FUR OHREN-NASEN-UND KEHLKOPFHEILKUNDE-ARCHIVES OF OTO-RHINO-LARYNGOLOGY, 1978, 219 (02): : 425 - 425
  • [9] Scan test planning for power reduction
    Imhof, Michael E.
    Zoellin, Christian G.
    Wunderlich, Hans-Joachim
    Maeding, Nicolas
    Leenstra, Jens
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 521 - +
  • [10] Interconnect Aware Test Power Reduction
    Potluri, Seetal
    Chandrachoodan, Nitin
    Kamakoti, V.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (04) : 516 - 525