A Novel Application of FM-ADC Toward the Self-Calibration of Phase-Locked Loops

被引:1
|
作者
Liobe, John [1 ]
Geisler, Richard [2 ]
Margala, Martin [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Lowell, MA 01854 USA
[2] Leuze Lumiflex, Perinton, NY USA
关键词
Analog-to-digital converters (ADCs); phase-locked loops (PLLs); self-calibration;
D O I
10.1109/TCSI.2008.920074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a charge pump-phase locked loop (CP-PLL) that utilizes a frequency-modulated analog-to-digital converter (FM-ADC) as part of a calibration circuit to compensate for process variations and intemperate operating environments. The calibration circuitry first detects the shift in operating conditions, and then dynamically adjusts the loop bandwidth back to its nominal range to guarantee phase lock for all four process corners and the typical case, and across the telecommunications temperature range of 0 to 80 degrees C. Calibration comes at the expense of a worst case increase in lock time of 15% and increase of close-in phase noise of 13% for the PLL architecture examined. This self-calibrating PLL, including the FM-ADC, are designed and laid out in TSMC's 0.18-mu m RF CMOS process (TSMC18RF).
引用
收藏
页码:2491 / 2504
页数:14
相关论文
共 50 条
  • [31] Self-organized synchronization of digital phase-locked loops with delayed coupling in theory and experiment
    Wetzel, Lucas
    Joerg, David J.
    Pollakis, Alexandros
    Rave, Wolfgang
    Fettweis, Gerhard
    Juelicher, Frank
    PLOS ONE, 2017, 12 (02):
  • [32] Built-in Self-Test Circuits for All-digital Phase-Locked Loops
    Chung, Ching-Che
    Chu, Wei-Jung
    Tsai, Yi-Ting
    2019 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2019,
  • [33] A Method for Testing Driven Dynamical Systems with Evolved Excitations and Its Application to Phase-Locked Loops
    Olson, C. C.
    Nichols, J. M.
    Michalowicz, J. V.
    Bucholtz, F.
    2009 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-5, 2009, : 1217 - 1223
  • [34] Novel 2-GHz-range fully differential GaAs MESFET phase-locked loops
    Cheung, TS
    Lee, BC
    Choi, EC
    Choi, WY
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2000, 37 (06) : 816 - 821
  • [35] A 5 GHz Fractional-N ADC-Based Digital Phase-Locked Loops With-243.8 dB FOM
    Chang, Wei-Sung
    Lee, Tai-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1845 - 1853
  • [36] Stimulus generation for built-in self-test of charge-pump phase-locked loops
    Veillette, BR
    Roberts, GW
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 698 - 707
  • [37] A Novel Self-Biased Phase-Locked Loop Scheme for WLAN Applications
    Li, Peng
    Tian, Tian
    Wu, Bin
    Ye, Tianchun
    ELECTRONICS, 2021, 10 (17)
  • [38] A methodology for systematic built-in self-test of phase-locked loops targeting at parametric failures
    Yu, Guo
    Li, Peng
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 432 - 441
  • [39] A New Built-in Self Test Scheme for Phase-Locked Loops Using Internal Digital Signals
    Kim, Youbean
    Kim, Kicheol
    Kim, Incheol
    Kang, Sungho
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (10): : 1713 - 1716
  • [40] Evolution of Chip-Scale Heterodyne Optical Phase-Locked Loops Toward Watt Level Power Consumption
    Simsek, Arda
    Arafin, Shamsul
    Kim, Seong-Kyun
    Morrison, Gordon B.
    Johansson, Leif A.
    Mashanovitch, Milan L.
    Coldren, Larry A.
    Rodwell, Mark J. W.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2018, 36 (02) : 258 - 264