A Novel Application of FM-ADC Toward the Self-Calibration of Phase-Locked Loops

被引:1
|
作者
Liobe, John [1 ]
Geisler, Richard [2 ]
Margala, Martin [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Lowell, MA 01854 USA
[2] Leuze Lumiflex, Perinton, NY USA
关键词
Analog-to-digital converters (ADCs); phase-locked loops (PLLs); self-calibration;
D O I
10.1109/TCSI.2008.920074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a charge pump-phase locked loop (CP-PLL) that utilizes a frequency-modulated analog-to-digital converter (FM-ADC) as part of a calibration circuit to compensate for process variations and intemperate operating environments. The calibration circuitry first detects the shift in operating conditions, and then dynamically adjusts the loop bandwidth back to its nominal range to guarantee phase lock for all four process corners and the typical case, and across the telecommunications temperature range of 0 to 80 degrees C. Calibration comes at the expense of a worst case increase in lock time of 15% and increase of close-in phase noise of 13% for the PLL architecture examined. This self-calibrating PLL, including the FM-ADC, are designed and laid out in TSMC's 0.18-mu m RF CMOS process (TSMC18RF).
引用
收藏
页码:2491 / 2504
页数:14
相关论文
共 50 条
  • [41] A Novel Self-Calibration Scheme for 12-bit 50MS/s SAR ADC
    Jung, In-Seok
    Kim, Yong-Bin
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 5 - 8
  • [42] A Divider-less Automatic Frequency Calibration for Millimeter-Wave Sub-Sampling Phase-Locked Loops
    Kurth, P.
    Hecht, U.
    Wittenhagen, E.
    Gerfers, F.
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 718 - 721
  • [43] An all-digital built-in self-test for high-speed phase-locked loops
    Kim, SW
    Soma, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (02) : 141 - 150
  • [44] An All-Digital Built-In Self-Test for Charge-Pump Phase-Locked Loops
    Xia, Lanhua
    Wu, Jianhui
    Zhang, Meng
    2013 IEEE 8TH INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING (WISP), 2013, : 97 - 102
  • [45] Application of Memristor-Based Controller for Loop Filter Design in Charge-Pump Phase-Locked Loops
    Zhao, Yi-Bo
    Tse, Chi-Kong
    Feng, Jiu-Chao
    Guo, Ye-Cai
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (03) : 1013 - 1023
  • [46] Application of Memristor-Based Controller for Loop Filter Design in Charge-Pump Phase-Locked Loops
    Yi-Bo Zhao
    Chi-Kong Tse
    Jiu-Chao Feng
    Ye-Cai Guo
    Circuits, Systems, and Signal Processing, 2013, 32 : 1013 - 1023
  • [47] Application of closure phase and self-calibration to radar interferometric imaging of atmospheric and ionospheric irregularities
    Sahr, JD
    JOURNAL OF ATMOSPHERIC AND TERRESTRIAL PHYSICS, 1996, 58 (8-9): : 959 - 964
  • [48] All-digital built-in self-test scheme for charge-pump phase-locked loops
    Xia, Lanhua
    Tang, Jifei
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 1 - 10
  • [49] A high frequency, low jitter auto-calibration phase-locked loop with built-in-self-test
    Ali, S
    Briggs, G
    Margala, M
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 591 - 599
  • [50] Second- and first-order phase-locked loops in fringe profilometry and application of neural networks for phase-to-depth conversion
    Ganotra, D
    Joseph, J
    Singh, K
    OPTICS COMMUNICATIONS, 2003, 217 (1-6) : 85 - 96