A Novel Application of FM-ADC Toward the Self-Calibration of Phase-Locked Loops

被引:1
|
作者
Liobe, John [1 ]
Geisler, Richard [2 ]
Margala, Martin [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Lowell, MA 01854 USA
[2] Leuze Lumiflex, Perinton, NY USA
关键词
Analog-to-digital converters (ADCs); phase-locked loops (PLLs); self-calibration;
D O I
10.1109/TCSI.2008.920074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a charge pump-phase locked loop (CP-PLL) that utilizes a frequency-modulated analog-to-digital converter (FM-ADC) as part of a calibration circuit to compensate for process variations and intemperate operating environments. The calibration circuitry first detects the shift in operating conditions, and then dynamically adjusts the loop bandwidth back to its nominal range to guarantee phase lock for all four process corners and the typical case, and across the telecommunications temperature range of 0 to 80 degrees C. Calibration comes at the expense of a worst case increase in lock time of 15% and increase of close-in phase noise of 13% for the PLL architecture examined. This self-calibrating PLL, including the FM-ADC, are designed and laid out in TSMC's 0.18-mu m RF CMOS process (TSMC18RF).
引用
收藏
页码:2491 / 2504
页数:14
相关论文
共 50 条
  • [21] A novel pulse swallow based frequency divider circuit for a phase-locked loops
    Manas Kumar Hati
    Tarun K. Bhattacharyya
    Analog Integrated Circuits and Signal Processing, 2017, 92 : 55 - 69
  • [22] Digital calibration technique using a signed counter for charge pump mismatch in phase-locked loops
    Jeong, Chan-Hui
    Kim, Kyu-Young
    Kwon, Chan-Keun
    Kim, Hoonki
    Kim, Soo-Won
    IET CIRCUITS DEVICES & SYSTEMS, 2013, 7 (06) : 313 - 318
  • [23] A delay-locked loop with self-calibration circuit for reducing phase error
    Kao, Shao-ku
    MICROELECTRONICS JOURNAL, 2013, 44 (08) : 663 - 669
  • [24] Self-Healing Phase-Locked Loops in Deep-Scaled CMOS Technologies
    Chen, Wu-Hsin
    Jung, Byunghoo
    IEEE DESIGN & TEST OF COMPUTERS, 2010, 27 (06): : 18 - 25
  • [25] Two On-Chip Bandwidth Calibration Methods for Phase-Locked Loops Used in Wireless Transceiver Applications
    Unterassinger, Hartwig
    Flatscher, Martin
    Gschier, Tony
    Jongsma, Jakob
    Pribyl, Wolfgang
    2013 IEEE EUROCON, 2013, : 1831 - 1837
  • [26] Employing on-chip jitter test circuit for phase locked loop self-calibration
    Xia, Tian
    Wyatt, Stephen
    Ho, Rupert
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 12 - +
  • [27] RESEARCH OF A MINIATURIZED BROADBAND MEMS PHASE DETECTOR AND ITS TEMPERATURE EFFECT FOR APPLICATION IN PHASE-LOCKED LOOPS
    Han, Juzheng
    Chen, Rushan
    2019 20TH INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS, ACTUATORS AND MICROSYSTEMS & EUROSENSORS XXXIII (TRANSDUCERS & EUROSENSORS XXXIII), 2019, : 845 - 848
  • [28] Reduced pull-in time of phase-locked loops with a novel nonlinear phase-frequency detector
    Liu, Lechang
    Li, Binhong
    2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3301 - 3304
  • [29] CORTICO-HIPPOCAMPAL INTERPLAY - SELF-ORGANIZING PHASE-LOCKED LOOPS FOR INDEXING MEMORY
    MILLER, R
    PSYCHOBIOLOGY, 1989, 17 (02) : 115 - 128
  • [30] Synchronization Analysis of Networks of Self-Sampled All-Digital Phase-Locked Loops
    Akre, Jean-Michel N.
    Juillard, Jerome
    Galayko, Dimitri
    Colinet, Eric
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (04) : 708 - 720