Two On-Chip Bandwidth Calibration Methods for Phase-Locked Loops Used in Wireless Transceiver Applications

被引:0
|
作者
Unterassinger, Hartwig [1 ]
Flatscher, Martin [2 ]
Gschier, Tony [2 ]
Jongsma, Jakob [2 ]
Pribyl, Wolfgang [1 ]
机构
[1] Graz Univ Technol, Inst Elect, Inffeldgasse 12, A-8010 Graz, Austria
[2] Infineon Technol Austria AG, Dev Ctr Graz, A-8020 Graz, Austria
来源
关键词
Fractional-N PLL; bandwidth-calibration; transceivers;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Phase-locked loops (PLL) are essential building blocks in wireless transceivers. Concerning data transmission and reception the performance of the PLL is crucial for the overall performance of the whole system. The transmitter architecture of the presented system does not use mixers but the PLL itself for FSK modulation. Therefore especially the bandwidth of the PLL influences performance parameters. As the PLL bandwidth is subject to significant variations due to process, temperature and supply voltage, bandwidth calibration is an important measure to ensure the PLL performance specifications. This paper presents two methods which use building blocks of an existing transceiver to calibrate the PLL bandwidth. Both methods use existing features of the transceiver architecture and therefore require only minimal adjustments and in principal no additional building blocks in order to accomplish bandwidth calibration. The first method uses an ADC to measure the PLL Loop Filter Voltage and the second employs the receiver to observe the frequency and phase of the PLL output signal. The proposed methods have been verified by measurements using a test chip implemented in a low-cost Infineon 130nm CMOS process and an FPGA board. The variation of the PLL bandwidth after calibration is lower than +/- 10% compared to more than +/- 60% for an uncalibrated PLL. The time needed for calibration lies between 32 mu s and 200 mu s.
引用
收藏
页码:1831 / 1837
页数:7
相关论文
共 50 条
  • [1] On-chip accumulated jitter measurement for phase-locked loops
    Li, Chih-Feng
    Yang, Shao-Sheng
    Chang, Tsin-Yuan
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1184 - 1187
  • [2] Methodology for on-chip adaptive jitter minimization in phase-locked loops
    Mansuri, M
    Hadiashar, A
    Yang, CKK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 870 - 878
  • [3] Phase-locked loop design for on-chip tuning applications
    Osa, JI
    Carlosena, A
    Lopez-Martin, AJ
    ELECTRONICS LETTERS, 2000, 36 (08) : 699 - 701
  • [4] Nonharmonic Injection-Locked Phase-Locked Loops With Applications in Remote Frequency Calibration of Passive Wireless Transponders
    Soltani, Nima
    Yuan, Fei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2381 - 2393
  • [5] A Novel Calibration Method for Phase-Locked Loops
    Marco Cassia
    Peter Shah
    Erik Bruun
    Analog Integrated Circuits and Signal Processing, 2005, 42 : 77 - 84
  • [6] A Novel Calibration Method for Phase-Locked Loops
    Marco Cassia
    Peter Shah
    Erik Bruun
    Analog Integrated Circuits and Signal Processing, 2004, 42 (1) : 77 - 84
  • [7] A novel calibration method for phase-locked loops
    Cassia, M
    Shah, P
    Bruun, E
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2005, 42 (01) : 77 - 84
  • [8] On-chip measurement of the jitter transfer function of charge-pump phase-locked loops
    Veillette, BR
    Roberts, GW
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 776 - 785
  • [9] On-chip measurement of the jitter transfer function of charge-pump phase-locked loops
    Veillette, BR
    Roberts, GW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 483 - 491
  • [10] On-chip jitter measurement for phase locked loops
    Xia, T
    Lo, JC
    17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2002, : 399 - 407