Two On-Chip Bandwidth Calibration Methods for Phase-Locked Loops Used in Wireless Transceiver Applications

被引:0
|
作者
Unterassinger, Hartwig [1 ]
Flatscher, Martin [2 ]
Gschier, Tony [2 ]
Jongsma, Jakob [2 ]
Pribyl, Wolfgang [1 ]
机构
[1] Graz Univ Technol, Inst Elect, Inffeldgasse 12, A-8010 Graz, Austria
[2] Infineon Technol Austria AG, Dev Ctr Graz, A-8020 Graz, Austria
来源
关键词
Fractional-N PLL; bandwidth-calibration; transceivers;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Phase-locked loops (PLL) are essential building blocks in wireless transceivers. Concerning data transmission and reception the performance of the PLL is crucial for the overall performance of the whole system. The transmitter architecture of the presented system does not use mixers but the PLL itself for FSK modulation. Therefore especially the bandwidth of the PLL influences performance parameters. As the PLL bandwidth is subject to significant variations due to process, temperature and supply voltage, bandwidth calibration is an important measure to ensure the PLL performance specifications. This paper presents two methods which use building blocks of an existing transceiver to calibrate the PLL bandwidth. Both methods use existing features of the transceiver architecture and therefore require only minimal adjustments and in principal no additional building blocks in order to accomplish bandwidth calibration. The first method uses an ADC to measure the PLL Loop Filter Voltage and the second employs the receiver to observe the frequency and phase of the PLL output signal. The proposed methods have been verified by measurements using a test chip implemented in a low-cost Infineon 130nm CMOS process and an FPGA board. The variation of the PLL bandwidth after calibration is lower than +/- 10% compared to more than +/- 60% for an uncalibrated PLL. The time needed for calibration lies between 32 mu s and 200 mu s.
引用
收藏
页码:1831 / 1837
页数:7
相关论文
共 50 条
  • [41] Adaptive Two-Point Modulation of Wireless Phase Locked Loops
    Ballantyne, Gary J.
    Sun, Bo
    IEEE TRANSACTIONS ON CONTROL SYSTEMS TECHNOLOGY, 2012, 20 (03) : 804 - 807
  • [42] A 49-63 GHz Phase-locked FMCW Radar Transceiver for High Resolution Applications
    Liu, Xuyang
    Maktoomi, Md Hedayatullah
    Alesheikh, Mahdi
    Heydari, Payam
    Aghasi, Hamidreza
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 509 - 512
  • [43] An All-Digital Phase-Locked Loop with High Resolution for Local On-Chip Clock Synthesis
    Schrape, Oliver
    Winkler, Frank
    Zeidler, Steffen
    Petri, Markus
    Grass, Eckhard
    Jagdhold, Ulrich
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2011, 6448 : 218 - +
  • [44] On-Chip Variability Sensor Using Phase-Locked Loop for Detecting and Correcting Parametric Timing Failures
    Kang, Kunhyuk
    Park, Sang Phill
    Kim, Keejong
    Roy, Kaushik
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (02) : 270 - 280
  • [45] Remote Frequency Calibration of Passive Wireless Microsensors and Transponders Using Injection-Locked Phase-Locked Loop
    Soltani, Nima
    Yuan, Fei
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 541 - 544
  • [46] Employing on-chip jitter test circuit for phase locked loop self-calibration
    Xia, Tian
    Wyatt, Stephen
    Ho, Rupert
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 12 - +
  • [47] Modeling simultaneous switching noise-induced jitter for system-on-chip phase-locked loops
    Chan, Henry H. Y.
    Zilic, Zeljko
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 430 - +
  • [48] Post-Fabrication Performance and Longevity Improvement of a Phase-Locked Loop With an On-Chip Phase Noise Measurement Circuit
    Jalalibidgoli, Farzaneh
    Yelleswarapu, Pavan
    Guo, Haidong
    Sharma, Navneet
    Johnson, Joel
    Kim, Tae-Yoon
    Zhang, Frank
    Pouya, Behnam
    Kenneth, K. O.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2024, 72 (10) : 5838 - 5847
  • [49] A wideband low-spur 0.18-μm CMOS phase-locked loop with bandwidth calibration
    Yu, Yueh-Hua
    Chen, Yi-Jan Emery
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (02) : 476 - 491
  • [50] DEVELOPMENT AND EVALUATION OF A GAAS MMIC PHASE-LOCKED LOOP CHIP SET FOR SPACE APPLICATIONS
    ARCHER, J
    SMITH, BM
    WEAVER, GR
    WONG, H
    YONEMURA, JY
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1989, 37 (04) : 790 - 792