A high-performance architecture for irregular LDPC decoding algorithm using input-multilplexing method

被引:0
|
作者
Sarbishei, O. [1 ]
Mohtashami, V. [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad, Iran
[2] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A new high-performance architecture for decoding the irregular Low-Density Parity-Check (LDPC) codes with respect to the iterative message-passing decoding algorithm is explored. The proposed method is based on reducing the logic delays in the iterative processing of the bit nodes and check nodes leading to the increment of maximum possible frequency. The simulations show the efficiency of the proposed method in low/high-complexity graph matrices, though it is more effective in high-complexity ones. About 28% reduction of the combinational delay in the bit/check processors is explored without much impacting the area consumption.
引用
收藏
页码:69 / +
页数:2
相关论文
共 50 条
  • [41] A high-performance VLSI architecture for reconfigurable FIR using distributed arithmetic
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    Singhal, Subodh Kumar
    Swamy, M. N. S.
    INTEGRATION-THE VLSI JOURNAL, 2016, 54 : 37 - 46
  • [42] A High-Performance Reconfigurable Computing Architecture using a Magnetic Configuration Memory
    Silva, Victor
    Fernandes, Jorge R.
    Vestias, Mario P.
    Neto, Horacio C.
    2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [43] High-Performance Multiclass Classification Framework Using Cloud Computing Architecture
    Feng-Sheng Lin
    Chia-Ping Shen
    Chia-Hung Liu
    Han Lin
    Chi-Ying F. Huang
    Cheng-Yan Kao
    Feipei Lai
    Jeng-Wei Lin
    Journal of Medical and Biological Engineering, 2015, 35 : 795 - 802
  • [44] A high-performance VLSI architecture for the histogram peak-climbing data clustering algorithm
    Hernandez, OJ
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (02) : 111 - 121
  • [45] A High-Performance Hardware Architecture for a Frameless Stereo Vision Algorithm Implemented on a FPGA Platform
    Eibensteiner, Florian
    Kogler, Juergen
    Scharinger, Josef
    2014 IEEE CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION WORKSHOPS (CVPRW), 2014, : 637 - +
  • [46] A High-Performance Network Interface Architecture for NoCs Using Reorder Buffer Sharing
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    PROCEEDINGS OF THE 18TH EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING, 2010, : 546 - 550
  • [47] FASTRUN - A HIGH-PERFORMANCE COMPUTING DEVICE FOR MOLECULAR MECHANICS USING A PIPELINE ARCHITECTURE
    DIMMLER, DG
    FINE, R
    LEVINTHAL, C
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1986, 33 (01) : 870 - 874
  • [48] SimNet: Accurate and High-Performance Computer Architecture Simulation using Deep Learning
    Li, Lingda
    Pandey, Santosh
    Flynn, Thomas
    Liu, Hang
    Wheeler, Noel
    Hoisie, Adolfy
    PROCEEDINGS OF THE ACM ON MEASUREMENT AND ANALYSIS OF COMPUTING SYSTEMS, 2022, 6 (02)
  • [49] High-performance nMOSFETs using a novel strained Si/SiGe CMOS architecture
    Olsen, SH
    O'Neill, AG
    Driscoll, LS
    Kwa, KSK
    Chattopadhyay, S
    Waite, AM
    Tang, YT
    Evans, AGR
    Norris, DJ
    Cullis, AG
    Paul, DJ
    Robbins, DJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) : 1961 - 1969
  • [50] Design of high-performance system-on-chips using communication architecture tuners
    Lahiri, K
    Raghunathan, A
    Lakshminarayana, G
    Dey, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (05) : 620 - 636