A high-performance architecture for irregular LDPC decoding algorithm using input-multilplexing method

被引:0
|
作者
Sarbishei, O. [1 ]
Mohtashami, V. [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad, Iran
[2] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A new high-performance architecture for decoding the irregular Low-Density Parity-Check (LDPC) codes with respect to the iterative message-passing decoding algorithm is explored. The proposed method is based on reducing the logic delays in the iterative processing of the bit nodes and check nodes leading to the increment of maximum possible frequency. The simulations show the efficiency of the proposed method in low/high-complexity graph matrices, though it is more effective in high-complexity ones. About 28% reduction of the combinational delay in the bit/check processors is explored without much impacting the area consumption.
引用
收藏
页码:69 / +
页数:2
相关论文
共 50 条
  • [31] High-Performance Architecture Using Fast Dynamic Reconfigurable Accelerators
    Yang, Ping-Lin
    Marek-Sadowska, Malgorzata
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (07) : 1209 - 1222
  • [32] A Multicore Architecture for High-Performance Scientific Computing using FPGAs
    Cobos Carrascosa, J. P.
    Aparicio del Moral, B.
    Ramos, J. L.
    Lopez Jimenez, A. C.
    del Toro Iniesta, J. C.
    2014 IEEE 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SOCS (MCSOC), 2014, : 223 - 228
  • [33] High-performance Hardware Architecture Design and Implementation of Ed25519 Algorithm
    Yu Bin
    Huang Hai
    Liu Zhiwei
    Zhao Shilei
    Na Ning
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (07) : 1821 - 1827
  • [34] A High-Performance Bidirectional Architecture for the Quasi-Comparison-Free Sorting Algorithm
    Chen, Wei-Ting
    Chen, Ren-Der
    Chen, Pei-Yin
    Hsiao, Yu-Che
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (04) : 1493 - 1506
  • [35] High-Performance VLSI Architecture for the Microsoft®HD Photo Image Compression Algorithm
    Hernandez, Orlando
    Apgar, Graham
    IMCIC 2010: INTERNATIONAL MULTI-CONFERENCE ON COMPLEXITY, INFORMATICS AND CYBERNETICS, VOL II, 2010, : 185 - 190
  • [36] High-Performance Soft Decision Algorithm for Bursty Channel Decoding of Reed-Solomon Codes
    Zhang, Wei
    Wang, Shuya
    Luo, Haowen
    Liu, Yanyan
    IEEE COMMUNICATIONS LETTERS, 2019, 23 (07) : 1141 - 1144
  • [37] High-Throughput Non-Binary LDPC Decoder Architecture Using Parallel EMS Algorithm
    Choe, Jeongwon
    Lee, Youngjoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 2969 - 2978
  • [38] High-Performance ECC Scalar Multiplication Architecture Based on Comb Method and Low-Latency Window Recoding Algorithm
    Zhang, Jingqi
    Chen, Zhiming
    Ma, Mingzhi
    Jiang, Rongkun
    Li, Hongshuo
    Wang, Weijiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (02) : 382 - 395
  • [39] High-Performance Multiclass Classification Framework Using Cloud Computing Architecture
    Lin, Feng-Sheng
    Shen, Chia-Ping
    Liu, Chia-Hung
    Lin, Han
    Huang, Chi-Ying F.
    Kao, Cheng-Yan
    Lai, Feipei
    Lin, Jeng-Wei
    JOURNAL OF MEDICAL AND BIOLOGICAL ENGINEERING, 2015, 35 (06) : 795 - 802
  • [40] High-Performance Polymer Solar Cells Using an Optically Enhanced Architecture
    Martinez-Otero, Alberto
    Elias, Xavier
    Betancur, Rafael
    Martorell, Jordi
    ADVANCED OPTICAL MATERIALS, 2013, 1 (01): : 37 - 42