A high-performance architecture for irregular LDPC decoding algorithm using input-multilplexing method

被引:0
|
作者
Sarbishei, O. [1 ]
Mohtashami, V. [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad, Iran
[2] Sharif Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
A new high-performance architecture for decoding the irregular Low-Density Parity-Check (LDPC) codes with respect to the iterative message-passing decoding algorithm is explored. The proposed method is based on reducing the logic delays in the iterative processing of the bit nodes and check nodes leading to the increment of maximum possible frequency. The simulations show the efficiency of the proposed method in low/high-complexity graph matrices, though it is more effective in high-complexity ones. About 28% reduction of the combinational delay in the bit/check processors is explored without much impacting the area consumption.
引用
收藏
页码:69 / +
页数:2
相关论文
共 50 条
  • [21] Ultra-Low-Latency LDPC Decoding Architecture Using Reweighted Offset Min-Sum Algorithm
    Yun, Sangbu
    Kam, Dongyun
    Choe, Jeongwon
    Kong, Byeong Yong
    Lee, Youngjoo
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [22] A high-performance architecture for an RLS-like eigenvector algorithm
    Xu, F
    Willson, AN
    2000 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS I-III, 2000, : 559 - 562
  • [23] Information-Bottleneck Decoding of High-Rate Irregular LDPC Codes for Optical Communication Using Message Alignment
    Stark, Maximilian
    Lewandowsky, Jan
    Bauch, Gerhard
    APPLIED SCIENCES-BASEL, 2018, 8 (10):
  • [24] High-performance operations using a compressed database architecture
    Cockshott, WP
    McGregor, D
    Wilson, J
    COMPUTER JOURNAL, 1998, 41 (05): : 283 - 296
  • [25] A HIGH-PERFORMANCE WORKSTATION USING A CLOSELY COUPLED ARCHITECTURE
    HAMILTON, BE
    FISCHER, MA
    IEEE COMPUTER GRAPHICS AND APPLICATIONS, 1984, 4 (04) : 67 - 70
  • [26] High-Performance Algorithm Adaptations and Hardware Architecture for HEVC Intra Encoders
    Zhang, Yuanzhi
    Lu, Chao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2019, 29 (07) : 2138 - 2145
  • [27] A high-performance VLSI architecture for advanced encryption standard (AES) algorithm
    Kosaraju, NM
    Varanasi, M
    Mohanty, SP
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 481 - 484
  • [28] A fast-convergence decoding method and memory-efficient VLSI decoder architecture for irregular LDPC codes in the IEEE 802.16e standards
    Ueng, Yeong-Luh
    Cheng, Chung-Chao
    2007 IEEE 66TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 1255 - 1259
  • [29] Hardware-Efficient and High-Throughput LLRC Segregation Based Binary QC-LDPC Decoding Algorithm and Architecture
    Verma, Anuj
    Shrestha, Rahul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (08) : 2835 - 2839
  • [30] HIGH-PERFORMANCE SIMPLE-ENCODING GENERATOR-BASED SYSTEMATIC IRREGULAR LDPC CODES AND RESULTED PRODUCT CODES
    Yang Fengfan Ye Ming (Dept of Electronic Engineering
    JournalofElectronics(China), 2007, (05) : 613 - 621