A high-speed offset cancelling distributed sample-and-hold architecture for flash A/D converters

被引:2
|
作者
Mountrichas, L. [1 ]
Siskos, S. [1 ]
机构
[1] Aristotle Univ Thessaloniki, Dept Phys, Elect Lab, Thessaloniki 54125, Greece
关键词
Analog-to-digital converter; Distributed; High-speed; Offset storage; Sample-and-hold; ADC; DESIGN;
D O I
10.1016/j.mejo.2013.06.016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 6-bit high-speed analog-to-digital converter was implemented utilizing a novel distributed sample-and-hold architecture capable of sampling and subtracting the input preamplifier's offset. This architecture offers substantial improvement in the high-speed operation of the converter. Compared to the prior-art, the effective number of bits improves 0.8 bit. The spurious free dynamic range improvement is over 12 dB. In addition the implemented technique uses half the number of capacitors compared to similar designs. The converter achieves over 5.2 bit resolution up to the Nyquist input signal frequency. A simple but effective design methodology is also presented. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1123 / 1131
页数:9
相关论文
共 50 条
  • [21] An energy-efficient sample-and-hold circuit in CNTFET technology for high-speed applications
    Mahmoodian, Hamid
    Dolatshahi, Mehdi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 103 (01) : 209 - 221
  • [22] An energy-efficient sample-and-hold circuit in CNTFET technology for high-speed applications
    Hamid Mahmoodian
    Mehdi Dolatshahi
    Analog Integrated Circuits and Signal Processing, 2020, 103 : 209 - 221
  • [23] A low-voltage fully differential CMOS high-speed sample-and-hold circuit
    Lee, TS
    Hsiao, KR
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 235 - 238
  • [24] HIGH-SPEED PIPELINED CMOS ENCODER FOR FLASH A/D CONVERTERS
    YUAN, J
    SVENSSON, C
    CHEN, K
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 2088 - 2091
  • [25] A highly linear open-loop full CMOS high-speed sample-and-hold stage
    Hadidi, K
    Sasaki, M
    Watanabe, T
    Muramatsu, D
    Matsumoto, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2000, E83A (02): : 261 - 266
  • [26] Highly linear open-loop full CMOS high-speed sample-and-hold stage
    Hadidi, Khayrollah
    Sasaki, Masahiro
    Watanabe, Tadatoshi
    Muramatsu, Daigo
    Matsumoto, Takashi
    IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, 2000, E83-A (02) : 261 - 266
  • [27] LOW-VOLTAGE, HIGH-SPEED, AND HIGH-PRECISION CURRENT-MODE SAMPLE-AND-HOLD CIRCUIT
    SUGIMOTO, Y
    KAKITANI, H
    TSURUMI, H
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1995, 78 (07): : 68 - 81
  • [28] A power-efficient architecture for high-speed D/A converters
    Farzan, K
    Johns, DA
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 897 - 900
  • [29] Low-voltage, high-speed, and high-precision current-mode sample-and-hold circuit
    Sugimoto, Yasuhiro
    Kakitani, Hisao
    Tsurumi, Hiroyuki
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1995, 78 (07): : 68 - 81
  • [30] HIGH-SPEED VOLTAGE SAMPLE AND HOLD CIRCUIT
    BELONOSOV, YE
    YAMNYI, VE
    PODOLNYI, EI
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1977, 20 (04) : 1051 - 1052