A high-speed offset cancelling distributed sample-and-hold architecture for flash A/D converters

被引:2
|
作者
Mountrichas, L. [1 ]
Siskos, S. [1 ]
机构
[1] Aristotle Univ Thessaloniki, Dept Phys, Elect Lab, Thessaloniki 54125, Greece
关键词
Analog-to-digital converter; Distributed; High-speed; Offset storage; Sample-and-hold; ADC; DESIGN;
D O I
10.1016/j.mejo.2013.06.016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 6-bit high-speed analog-to-digital converter was implemented utilizing a novel distributed sample-and-hold architecture capable of sampling and subtracting the input preamplifier's offset. This architecture offers substantial improvement in the high-speed operation of the converter. Compared to the prior-art, the effective number of bits improves 0.8 bit. The spurious free dynamic range improvement is over 12 dB. In addition the implemented technique uses half the number of capacitors compared to similar designs. The converter achieves over 5.2 bit resolution up to the Nyquist input signal frequency. A simple but effective design methodology is also presented. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1123 / 1131
页数:9
相关论文
共 50 条
  • [41] 3D RC MODELING OF SUBSTRATE COUPLING NOISE IN HIGH-SPEED FLASH A/D CONVERTERS
    Wang, Yongsheng
    Yang, Hualing
    Wang, Min
    Du, Yunfei
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [42] A DISTRIBUTED CONTROL ARCHITECTURE OF HIGH-SPEED NETWORKS
    CIDON, I
    GOPAL, I
    KAPLAN, MA
    KUTTEN, S
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1995, 43 (05) : 1950 - 1960
  • [43] High-Speed CMOS Sample- and-Hold Amplifier
    兀革
    石寅
    半导体学报, 2000, (09) : 843 - 848
  • [44] PERFORMANCE TESTING OF HIGH-SPEED A/D CONVERTERS
    MUSHING, A
    EVANSON, D
    ELECTRONIC ENGINEERING, 1988, 60 (736): : 35 - &
  • [45] Bulk Voltage Trimming Offset Calibration for High-Speed Flash ADCs
    Yao, Junjie
    Liu, Jin
    Lee, Hoi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) : 110 - 114
  • [46] Very linear open-loop CMOS sample-and-hold structure for high precision and high speed ADCs
    Khanshan, Tohid Moradi
    Nematzade, Mojde
    Hadidi, Khayrollah
    Khoei, Abdollah
    Koozehkanani, Ziaddin Daie
    Sobhi, Jafar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (01) : 23 - 30
  • [47] Optimization of Sample/Hold Circuit for High-Speed and High-Resolution ADCs
    Chen, Junxiao
    Zhang, Lu
    He, Lenian
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 536 - 539
  • [48] Very linear open-loop CMOS sample-and-hold structure for high precision and high speed ADCs
    Tohid Moradi Khanshan
    Mojde Nematzade
    Khayrollah Hadidi
    Abdollah Khoei
    Ziaddin Daie Koozehkanani
    Jafar Sobhi
    Analog Integrated Circuits and Signal Processing, 2016, 88 : 23 - 30
  • [49] High-Speed Differential Resistor Ladder for A/D Converters
    De Caro, Davide
    Coppola, Marino
    Petra, Nicola
    Napoli, Ettore
    Strollo, Antonio G. M.
    Garofalo, Valeria
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1723 - 1726
  • [50] Design choices in high-speed A-D converters
    Margolin, B
    COMPUTER DESIGN, 1997, 36 (05): : 110 - 112