Parallel VLSI architectures for cryptographic systems

被引:2
|
作者
Ancona, F
DeGloria, A
Zunino, R
机构
关键词
D O I
10.1109/GLSV.1997.580537
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a parallel VLSI implementation of a private-key cryptographic system based on Peano-Hilbert curves The basic unit of the VLSI architecture is the Crypto Processor, that is an SIMD composed of a grid of 256x256 processing units performing elementary operations of encoding process. The key lenght of the system, measured as number of free parameters, depends linearly on hardware complexity: the cryptographic system is modular and its implementation is very cheap. The CP has been implemented as a single chip with a 1-micron CMOS technology and shows a working frequency of 30 MHz. The chip can be used in consumer applications as well as add-on whenever a certain degree of safety in communication is required.
引用
收藏
页码:176 / 181
页数:6
相关论文
共 50 条
  • [21] Low Cost and High Throughput VLSI Architectures of Folded and Parallel Sorters
    M. Mohamed Asan Basiri
    Circuits, Systems, and Signal Processing, 2025, 44 (5) : 3347 - 3369
  • [22] Modeling architectures for VLSI implementations of fuzzy logic systems
    Roche, B
    McGinnity, TM
    Maguire, LP
    McDaid, LJ
    INFORMATION SCIENCES, 1999, 115 (1-4) : 1 - 9
  • [23] RECONFIGURABLE TREE ARCHITECTURES FOR GRACEFULLY DEGRADABLE VLSI SYSTEMS
    BERTOSSI, AA
    BONUCCELLI, MA
    ROCCETTI, M
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1994, 23 (03) : 264 - 277
  • [24] A VLSI implementation of a cryptographic processor
    Lewis, M
    Simmons, S
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 821 - 826
  • [25] Programming highly parallel reconfigurable architectures for public-key cryptographic applications
    Agosta, Giovanni
    Breveglieri, Luca
    Pelosi, Gerardo
    Sykora, Martino
    di Milano, Politecnico
    INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2007, : 3 - +
  • [26] Survey of architectures of parallel database systems
    Sokolinsky, LB
    PROGRAMMING AND COMPUTER SOFTWARE, 2004, 30 (06) : 337 - 346
  • [27] Survey of Architectures of Parallel Database Systems
    L. B. Sokolinsky
    Programming and Computer Software, 2004, 30 : 337 - 346
  • [28] Parallel processing architectures for reconfigurable systems
    Vissers, KA
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 396 - 397
  • [29] PARALLEL ARCHITECTURES FOR COMPUTER-SYSTEMS
    BROWNE, JC
    PHYSICS TODAY, 1984, 37 (05) : 28 - 35
  • [30] PARALLEL ARCHITECTURES FOR DATABASE-SYSTEMS
    HURSON, AR
    MILLER, LL
    PAKZAD, SH
    EICH, MH
    SHIRAZI, B
    ADVANCES IN COMPUTERS, 1989, 28 : 107 - 151