Parallel VLSI architectures for cryptographic systems

被引:2
|
作者
Ancona, F
DeGloria, A
Zunino, R
机构
关键词
D O I
10.1109/GLSV.1997.580537
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a parallel VLSI implementation of a private-key cryptographic system based on Peano-Hilbert curves The basic unit of the VLSI architecture is the Crypto Processor, that is an SIMD composed of a grid of 256x256 processing units performing elementary operations of encoding process. The key lenght of the system, measured as number of free parameters, depends linearly on hardware complexity: the cryptographic system is modular and its implementation is very cheap. The CP has been implemented as a single chip with a 1-micron CMOS technology and shows a working frequency of 30 MHz. The chip can be used in consumer applications as well as add-on whenever a certain degree of safety in communication is required.
引用
收藏
页码:176 / 181
页数:6
相关论文
共 50 条