Parallel VLSI architectures for cryptographic systems

被引:2
|
作者
Ancona, F
DeGloria, A
Zunino, R
机构
关键词
D O I
10.1109/GLSV.1997.580537
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a parallel VLSI implementation of a private-key cryptographic system based on Peano-Hilbert curves The basic unit of the VLSI architecture is the Crypto Processor, that is an SIMD composed of a grid of 256x256 processing units performing elementary operations of encoding process. The key lenght of the system, measured as number of free parameters, depends linearly on hardware complexity: the cryptographic system is modular and its implementation is very cheap. The CP has been implemented as a single chip with a 1-micron CMOS technology and shows a working frequency of 30 MHz. The chip can be used in consumer applications as well as add-on whenever a certain degree of safety in communication is required.
引用
收藏
页码:176 / 181
页数:6
相关论文
共 50 条
  • [41] Parallel and distributed Processing: advances on architectures and applications of parallel systems
    Llanos, Diego R.
    Heras, Dora B.
    COMPUTING, 2023, 105 (05) : 911 - 911
  • [42] Solving Linear Diophantine Systems on Parallel Architectures
    Zaitsev, Dmitry
    Tomov, Stanimire
    Dongarra, Jack
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2019, 30 (05) : 1158 - 1169
  • [43] Research on the architectures of parallel image processing systems
    Ma Dongdong
    Li Jinzong
    Zhu Bing
    Zhu Fuzhen
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION, VOL III, PROCEEDINGS, 2008, : 146 - 150
  • [44] Parallel logic programming systems on scalable architectures
    Costa, VS
    Bianchini, R
    Dutra, ID
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2000, 60 (07) : 835 - 852
  • [45] A VLSI PARALLEL ARCHITECTURE FOR FUZZY EXPERT-SYSTEMS
    CATANIA, V
    ASCIA, G
    INTERNATIONAL JOURNAL OF PATTERN RECOGNITION AND ARTIFICIAL INTELLIGENCE, 1995, 9 (02) : 421 - 447
  • [46] PARALLEL ALGORITHMS AND VLSI ARCHITECTURES FOR STACK FILTERING USING FIBONACCI P-CODES
    GEVORKIAN, DZ
    EGIAZARIAN, KO
    AGAIAN, SS
    ASTOLA, JT
    VAINIO, O
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1995, 43 (01) : 286 - 295
  • [47] Parallel algorithms and VLSI architectures for stack filtering using fibonacci p-Codes
    Natl Acad of Sciences of Armenia, Yerevan, Armenia
    IEEE Trans Signal Process, 1 (286-295):
  • [48] DUAL SYSTOLIC ARCHITECTURES FOR VLSI DIGITAL SIGNAL-PROCESSING SYSTEMS
    BRIDGES, GE
    PRIES, W
    MCLEOD, RD
    YUNIK, M
    GULAK, PG
    CARD, HC
    IEEE TRANSACTIONS ON COMPUTERS, 1986, 35 (10) : 916 - 923
  • [49] VLSI Circuits, Systems, and Architectures for Advanced Image and Video Compression Standards
    Martina, Maurizio
    Shafique, Muhammad
    Norkin, Andrey
    VLSI DESIGN, 2012,
  • [50] Correction to: Parallel and distributed Processing: advances on architectures and applications of parallel systems
    Diego R. Llanos
    Dora B. Heras
    Computing, 2023, 105 : 913 - 913