Parasitic capacitance characteristics of deep submicrometre grooved gate MOSFETs

被引:14
|
作者
Sreelal, S [1 ]
Lau, CK
Samudra, GS
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117576, Singapore
[2] Chartered Semicond Mfg Ltd, Qual & Reliabil Assurance, Singapore 738406, Singapore
关键词
D O I
10.1088/0268-1242/17/3/301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Grooved gate metal-oxide-semiconductor field-effect transistors (MOSFETs) are known to alleviate many of the short channel and hot carrier effects that arise when MOSFET devices are scaled down to very short channel lengths. However, they exhibit much higher parasitic capacitance with stronger bias dependence when compared to conventional planar devices. In this paper, we present a model for gate-to-drain and gate-to-source capacitance characteristics of a deep submicrometre grooved gate MOSFET. Both the intrinsic and extrinsic parts of the capacitance are modelled separately. In particular, the model presents a novel but simple way to account for the accumulation layer formation in the source/drain region of MOSFETs due to the application of the gate voltage. The results are compared with those obtained from a two-dimensional device simulator. The close match between the modelled and simulated data establishes the validity of the model. The model is then used to account for the superiority of capacitance characteristics of planar device structures and to arrive at optimization guidelines for grooved gate devices to match these characteristics.
引用
收藏
页码:179 / 188
页数:10
相关论文
共 50 条
  • [1] On the parasitic gate capacitance of small-geometry MOSFETs
    Kumar, MJ
    Venkataraman, V
    Gupta, SK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (07) : 1676 - 1677
  • [2] Gate Ringing in Superjunction MOSFETs with a Parasitic Capacitance in the Load Inductor
    Kang H.
    Udrea F.
    Power Electronic Devices and Components, 2023, 4
  • [3] A complete substrate current model for submicrometre and deep submicrometre MOSFETs
    Hu, MC
    Jang, SL
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1997, 83 (02) : 159 - 176
  • [4] Single, double and surround gate vertical MOSFETs with reduced parasitic capacitance
    Gili, E
    Kunz, VD
    de Groot, CH
    Uchino, T
    Ashburn, P
    Donaghy, DC
    Hall, S
    Wang, Y
    Hemment, PLF
    SOLID-STATE ELECTRONICS, 2004, 48 (04) : 511 - 519
  • [5] Modeling of gate capacitance for deep sub-micron MOSFETs
    Dai Yuehua
    Chen Junning
    Ke Daoming
    Zhu Dezhi
    Xu Chao
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (03): : 435 - 438
  • [7] Transconductance enhancement at low temperatures in deep submicrometre MOSFETs
    Szelag, B
    Balestra, F
    ELECTRONICS LETTERS, 1998, 34 (18) : 1793 - 1794
  • [8] A Gate-side Air-gap Structure (GAS) to reduce the parasitic capacitance in MOSFETs
    Togo, M
    Tanabe, A
    Furukawa, A
    Tokunaga, K
    Hashimoto, T
    1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 38 - 39
  • [9] Accurate modeling of gate capacitance in deep submicron MOSFETs with high-K gate-dielectrics
    Hakim, MMA
    Haque, A
    SOLID-STATE ELECTRONICS, 2004, 48 (07) : 1095 - 1100
  • [10] Asymmetric gate-induced drain leakage and body leakage in vertical MOSFETs with reduced parasitic capacitance
    Gili, E
    Kunz, VD
    Uchino, T
    Al Hakim, MM
    de Groot, CH
    Ashburn, P
    Hall, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (05) : 1080 - 1087