Parasitic capacitance characteristics of deep submicrometre grooved gate MOSFETs

被引:14
|
作者
Sreelal, S [1 ]
Lau, CK
Samudra, GS
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117576, Singapore
[2] Chartered Semicond Mfg Ltd, Qual & Reliabil Assurance, Singapore 738406, Singapore
关键词
D O I
10.1088/0268-1242/17/3/301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Grooved gate metal-oxide-semiconductor field-effect transistors (MOSFETs) are known to alleviate many of the short channel and hot carrier effects that arise when MOSFET devices are scaled down to very short channel lengths. However, they exhibit much higher parasitic capacitance with stronger bias dependence when compared to conventional planar devices. In this paper, we present a model for gate-to-drain and gate-to-source capacitance characteristics of a deep submicrometre grooved gate MOSFET. Both the intrinsic and extrinsic parts of the capacitance are modelled separately. In particular, the model presents a novel but simple way to account for the accumulation layer formation in the source/drain region of MOSFETs due to the application of the gate voltage. The results are compared with those obtained from a two-dimensional device simulator. The close match between the modelled and simulated data establishes the validity of the model. The model is then used to account for the superiority of capacitance characteristics of planar device structures and to arrive at optimization guidelines for grooved gate devices to match these characteristics.
引用
收藏
页码:179 / 188
页数:10
相关论文
共 50 条
  • [41] Gate Capacitance Characterization of Silicon Carbide and Silicon Power MOSFETs Revisited
    Stark, Roger
    Tsibizov, Alexander
    Kovacevic-Badstuebner, Ivana
    Ziemann, Thomas
    Grossner, Ulrike
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (09) : 10572 - 10584
  • [42] Predictive 3-D Modeling of Parasitic Gate Capacitance in Gate-all-Around Cylindrical Silicon Nanowire MOSFETs (vol 59, pg 3, 2012)
    Zou, Jibin
    Xu, Qiumin
    Luo, Jieying
    Wang, Runsheng
    Huang, Ru
    Wang, Yangyuan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 867 - 867
  • [43] Gate Capacitance Modeling and Diameter-Dependent Performance of Nanowire MOSFETs
    Lee, Yeonghun
    Kakushima, Kuniyuki
    Natori, Kenji
    Iwai, Hiroshi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (04) : 1037 - 1045
  • [44] Plateau Voltage and Dynamic Capacitance Effect on SiC MOSFETs' Gate Ringing
    Lee, Yeonju
    Kang, Hyemin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (12) : 7666 - 7672
  • [45] Effect of Back Gate on Parasitic Bipolar Effect in FD SOI MOSFETs
    Liu, Fanyu
    Ionica, Irina
    Bawedin, Maryline
    Cristoloveanu, Sorin
    2014 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2014,
  • [46] Modeling the Hysteresis Power Losses of the Output Parasitic Capacitance in Super Junction MOSFETs
    Raciti, Angelo
    Rizzo, Santi Agatino
    Salerno, Nunzio
    Susinni, Giovanni
    Scollo, Rosario
    Scuto, Alfio
    2018 INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS, ELECTRICAL DRIVES, AUTOMATION AND MOTION (SPEEDAM), 2018, : 527 - 532
  • [47] CMOS-compatible vertical MOSFETs and logic gates with reduced parasitic capacitance
    Kunz, VD
    de Groot, CH
    Gili, E
    Uchino, T
    Hall, S
    Ashburn, P
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 221 - 224
  • [48] Impact of Parasitic Capacitance and Ferroelectric Parameters on Negative Capacitance FinFET Characteristics
    Khandelwal, Sourabh
    Duarte, Juan Pablo
    Khan, Asif Islam
    Salahuddin, Sayeef
    Hu, Chenming
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (01) : 142 - 144
  • [49] A comparison of wave-function penetration effects on gate capacitance in deep submicron n- and p-MOSFETs
    Haque, A
    Kauser, MZ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (09) : 1580 - 1587
  • [50] Reliable lifetime prediction in deep submicrometre P-channel partially depleted SOI MOSFETs
    Renn, SH
    Pelloie, JL
    Balestra, F
    ELECTRONICS LETTERS, 1998, 34 (06) : 597 - 598