Parasitic capacitance characteristics of deep submicrometre grooved gate MOSFETs

被引:14
|
作者
Sreelal, S [1 ]
Lau, CK
Samudra, GS
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117576, Singapore
[2] Chartered Semicond Mfg Ltd, Qual & Reliabil Assurance, Singapore 738406, Singapore
关键词
D O I
10.1088/0268-1242/17/3/301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Grooved gate metal-oxide-semiconductor field-effect transistors (MOSFETs) are known to alleviate many of the short channel and hot carrier effects that arise when MOSFET devices are scaled down to very short channel lengths. However, they exhibit much higher parasitic capacitance with stronger bias dependence when compared to conventional planar devices. In this paper, we present a model for gate-to-drain and gate-to-source capacitance characteristics of a deep submicrometre grooved gate MOSFET. Both the intrinsic and extrinsic parts of the capacitance are modelled separately. In particular, the model presents a novel but simple way to account for the accumulation layer formation in the source/drain region of MOSFETs due to the application of the gate voltage. The results are compared with those obtained from a two-dimensional device simulator. The close match between the modelled and simulated data establishes the validity of the model. The model is then used to account for the superiority of capacitance characteristics of planar device structures and to arrive at optimization guidelines for grooved gate devices to match these characteristics.
引用
收藏
页码:179 / 188
页数:10
相关论文
共 50 条
  • [31] Test structures and measurement of gate sidewall junction capacitance in MOSFETs
    Hasegawa, Nobumasa
    Yamaura, Shinji
    Mori, Toshihiko
    Yamaguchi, Seiichiro
    ICMTS 2006: PROCEEDINGS OF THE 2006 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2006, : 31 - +
  • [32] Influence of Series Massive Resistance on Capacitance and Conductance Characteristics in Gate-Recessed Nanoscale SOI MOSFETs
    Karsenty, Avraham
    Chelly, Avraham
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2013, 2013 (2013)
  • [33] MEASUREMENT AND SIMULATION OF FLOATING SUBSTRATE EFFECTS ON THE INTRINSIC GATE CAPACITANCE CHARACTERISTICS OF SOI N-MOSFETS
    FLANDRE, D
    ELECTRONICS LETTERS, 1992, 28 (10) : 967 - 969
  • [34] Characteristics of groove-gate MOSFETs
    Key Laboratory for Wide Band-Gap Semiconductor Materials and Devices, School of Microelectronics, Xidian University, Xi'an 710071, China
    Pan Tao Ti Hsueh Pao, 2006, 11 (1994-1999):
  • [35] Effects of wave function penetration on gate capacitance modeling of nanoscale double gate MOSFETs
    Khan, Asif Islam
    Ashraf, Md. Khalid
    Khosru, Quazi D. M.
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 137 - 140
  • [36] Capacitance modeling of gate material engineered cylindrical/surrounded gate MOSFETs for sensor applications
    Verma, Jay Hind Kumar
    Pratap, Yogesh
    Haldar, Subhasis
    Gupta, R. S.
    Gupta, Mridula
    SUPERLATTICES AND MICROSTRUCTURES, 2015, 88 : 271 - 280
  • [37] The influence of a concave corner on the characteristics of deep-sub-micrometre grooved-gate PMOSFETs
    Ren, HX
    Hao, Y
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2001, 16 (05) : 310 - 314
  • [38] Gate and substrate currents in deep submicron MOSFETs
    Szelag, B
    Balestra, F
    Ghibaudo, G
    Dutoit, M
    JOURNAL DE PHYSIQUE IV, 1996, 6 (C3): : 61 - 66
  • [39] Capacitance modeling of short-channel double-gate MOSFETs
    Borli, Hakon
    Kolberg, Sigbjorn
    Fjeldly, Tor A.
    SOLID-STATE ELECTRONICS, 2008, 52 (10) : 1486 - 1490
  • [40] New explicit charge and capacitance models for undoped surrounding gate MOSFETs
    Moldovan, Oana
    Iniguez, Benjamin
    Jimenez, David
    Roig, Jaume
    2007 SPANISH CONFERENCE ON ELECTRON DEVICES, PROCEEDINGS, 2007, : 123 - +