Parasitic capacitance characteristics of deep submicrometre grooved gate MOSFETs

被引:14
|
作者
Sreelal, S [1 ]
Lau, CK
Samudra, GS
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Singapore 117576, Singapore
[2] Chartered Semicond Mfg Ltd, Qual & Reliabil Assurance, Singapore 738406, Singapore
关键词
D O I
10.1088/0268-1242/17/3/301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Grooved gate metal-oxide-semiconductor field-effect transistors (MOSFETs) are known to alleviate many of the short channel and hot carrier effects that arise when MOSFET devices are scaled down to very short channel lengths. However, they exhibit much higher parasitic capacitance with stronger bias dependence when compared to conventional planar devices. In this paper, we present a model for gate-to-drain and gate-to-source capacitance characteristics of a deep submicrometre grooved gate MOSFET. Both the intrinsic and extrinsic parts of the capacitance are modelled separately. In particular, the model presents a novel but simple way to account for the accumulation layer formation in the source/drain region of MOSFETs due to the application of the gate voltage. The results are compared with those obtained from a two-dimensional device simulator. The close match between the modelled and simulated data establishes the validity of the model. The model is then used to account for the superiority of capacitance characteristics of planar device structures and to arrive at optimization guidelines for grooved gate devices to match these characteristics.
引用
收藏
页码:179 / 188
页数:10
相关论文
共 50 条
  • [21] Gate Voltage-Dependence of Junction Capacitance in MOSFETs
    Kuk, Jinwook
    Lee, Seonghearn
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (10) : 5315 - 5318
  • [22] Quantum Effects on the Gate Capacitance of Trigate SOI MOSFETs
    Granzner, Ralf
    Thiele, Stefan
    Schippel, Christian
    Schwierz, Frank
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3231 - 3238
  • [23] Extrinsic gate capacitance compact model for UTBB MOSFETs
    Martinez-Lopez, Andrea G.
    Tinoco, Julio C.
    Lezama, Gamaliel
    Conde, Jorge E.
    Esfeh, Babak Kazemi
    Raskin, Jean-Pierre
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2018, 33 (01)
  • [24] A Model of the Gate Capacitance of Surrounding Gate Transistors: Comparison With Double-Gate MOSFETs
    Garcia Ruiz, Francisco J.
    Maria Tienda-Luna, Isabel
    Godoy, Andres
    Donetti, Luca
    Gamiz, Francisco
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (10) : 2477 - 2483
  • [25] Extrinsic, parasitic capacitance contributions of MOSFETs, their impact on performance, and their modeling
    Mueller, Judith
    Caruyer, Gregory
    Thoma, Rainer
    Bernicot, Christophe
    Juge, Andre
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 323 - +
  • [26] Reduction of parasitic capacitance in vertical MOSFETs by spacer local oxidation
    Kunz, VD
    Uchino, T
    de Groot, CH
    Ashburn, P
    Donaghy, DC
    Hall, S
    Wang, Y
    Hemment, PLF
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (06) : 1487 - 1493
  • [27] Switching kinetics of interface states in deep submicrometre SOI n-MOSFETs
    Shi, Y
    Bu, HM
    Yuan, XL
    Gu, SL
    Shen, B
    Han, P
    Zhang, R
    Zheng, YD
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2001, 16 (01) : 21 - 25
  • [28] Improved extraction method for effective channel length of deep-submicrometre MOSFETs
    Lee, S
    Youn, S
    ELECTRONICS LETTERS, 2004, 40 (04) : 274 - 276
  • [29] On the gate capacitance limits of nanoscale DG and FD SOI MOSFETs
    Ge, LX
    Gámiz, F
    Workman, GO
    Veeraraghavan, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) : 753 - 758
  • [30] Analytical Model for the Inversion Gate Capacitance of DG and UTBB MOSFETs at the Quantum Capacitance Limit
    Hiblot, Gaspard
    Rafhay, Quentin
    Boeuf, Frederic
    Ghibaudo, Gerard
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (05) : 1375 - 1382