High-speed low-power CMOS comparator dedicated to 10 bit 20 MHz pipeline ADCs for RF WLAN applications

被引:9
|
作者
Guermaz, M. B. [1 ]
Bouzerara, L. [1 ]
Belaroussi, M. T. [1 ]
Slimane, A. [1 ]
Lehouidj, B. [2 ]
机构
[1] Ctr Dev Technol Avancees, Microelect & Nanotechnol Div, Algiers, Algeria
[2] Univ Sci & Technol Houari Boumediene, Instrumentat Lab, Fac Elect & Comp Engn, Bab Ezzouar Algiers, Algeria
关键词
pipeline ADC; comparator; dynamic latch; offset; switched capacitor network; bottom plate technique;
D O I
10.1080/00207210801931540
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article describes and analyses a low power and high speed comparator. The designed comparator is intended to be implemented in a 10 bit 20MHz Pipeline Analogue-to-Digital Converter dedicated to RF Wireless Local Area Network (WLAN) applications. This comparator is based on the switched capacitor network using a two-phase non-overlapping clock. The offset voltage of the designed comparator has been reduced by means of an active positive feedback. The analyses and simulation results which have been obtained using 0.8 mm CMOS AMS process parameters, with a power supply voltage of 5V and an input common mode of 2-3 V, show that this comparator exhibits a propagation delay of 17.3 ns, an offset voltage of about 77.3 mV, a good accuracy and a low power consumption of about 0.8mW. The predicted performance is verified by analyses and simulations using PSPICE tool.
引用
收藏
页码:869 / 878
页数:10
相关论文
共 50 条
  • [21] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2
  • [22] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [23] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [24] Ultra Low-power, High-speed Digital Comparator
    Ghasemzadeh, Mehdi
    Najafibisfar, Saeid
    Amini, Abdollah
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 215 - 217
  • [25] Design and Implementation of a Low-Power, High-Speed Comparator
    Deepika, V.
    Singh, Sangeeta
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 314 - 322
  • [26] Design and Analysis of CMOS Dynamic Comparator for High-Speed Low-Power Applications Using Charge Sharing Technique
    Dineshkumar, K.
    Sudha, Gnanou Florence
    IETE JOURNAL OF RESEARCH, 2023, 69 (12) : 9137 - 9151
  • [27] An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications
    Vanessa, Noumbissi Sidze Laure
    Hertz, Pancha Yannick
    Evariste, Wembe Tafo
    Jerome, Folla Kamdem
    Bernard, Essimbi Zobo
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025,
  • [28] Design of Low-Power High-Speed 8 Bit CMOS Current Steering DAC for AI Applications
    Krishna, Banoth
    Gill, Sandeep Singh
    Kumar, Amod
    INTERNATIONAL JOURNAL OF SOFTWARE SCIENCE AND COMPUTATIONAL INTELLIGENCE-IJSSCI, 2022, 14 (01):
  • [29] A Low-Power Reduced Kick-Back Comparator with Improved Calibration for High-Speed Flash ADCs
    Torfs, Guy
    Li, Zhisheng
    Bauwelinck, Johan
    Yin, Xin
    Vandewege, Jan
    Van Der Plas, Geert
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (10): : 1328 - 1330
  • [30] 10-bit High-Speed CMOS Comparator with Offset Cancellation Technique
    Kouhalvandi, Lida
    Aygun, Sercan
    Ozdemir, Gokhan Gunes
    Gunes, Ece Olcay
    2017 5TH IEEE WORKSHOP ON ADVANCES IN INFORMATION, ELECTRONIC AND ELECTRICAL ENGINEERING (AIEEE'2017), 2017,