High-speed low-power CMOS comparator dedicated to 10 bit 20 MHz pipeline ADCs for RF WLAN applications

被引:9
|
作者
Guermaz, M. B. [1 ]
Bouzerara, L. [1 ]
Belaroussi, M. T. [1 ]
Slimane, A. [1 ]
Lehouidj, B. [2 ]
机构
[1] Ctr Dev Technol Avancees, Microelect & Nanotechnol Div, Algiers, Algeria
[2] Univ Sci & Technol Houari Boumediene, Instrumentat Lab, Fac Elect & Comp Engn, Bab Ezzouar Algiers, Algeria
关键词
pipeline ADC; comparator; dynamic latch; offset; switched capacitor network; bottom plate technique;
D O I
10.1080/00207210801931540
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article describes and analyses a low power and high speed comparator. The designed comparator is intended to be implemented in a 10 bit 20MHz Pipeline Analogue-to-Digital Converter dedicated to RF Wireless Local Area Network (WLAN) applications. This comparator is based on the switched capacitor network using a two-phase non-overlapping clock. The offset voltage of the designed comparator has been reduced by means of an active positive feedback. The analyses and simulation results which have been obtained using 0.8 mm CMOS AMS process parameters, with a power supply voltage of 5V and an input common mode of 2-3 V, show that this comparator exhibits a propagation delay of 17.3 ns, an offset voltage of about 77.3 mV, a good accuracy and a low power consumption of about 0.8mW. The predicted performance is verified by analyses and simulations using PSPICE tool.
引用
收藏
页码:869 / 878
页数:10
相关论文
共 50 条
  • [31] Optimization of bit-per-stage for low-voltage low-power CMOS pipeline ADCs
    Adeniran, OA
    Demosthenous, A
    PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 2, 2005, : II55 - II58
  • [32] The Design of a Low-Power High-Speed Current Comparator in 0.35-μm CMOS Technology
    Ziabakhsh, Soheil
    Alavi-Rad, Hosein
    Alavi-Rad, Mohammad
    Mortazavi, Mohammad
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 107 - +
  • [33] Low-power design of 10-bit 80-MSPS pipeline ADCs
    Ito, Tomohiko
    Kurose, Daisuke
    Ueno, Takeshi
    Yamaji, Takafumi
    Itakura, Tetsuro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (07) : 2003 - 2008
  • [34] Design and simulated annealing optimization of a static comparator for low-power high-speed CMOS VLSI
    Kheradmand-Boroujeni, B
    Shojaee, K
    Afzali-Kusha, A
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 355 - 359
  • [35] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [36] A high-speed dynamic comparator with low-power supply voltage
    Ni, Ya-Bo
    Li, Ting
    Huang, Zheng-Bo
    Zhang, Yong
    Xu, Shi-Liu
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1087 - 1089
  • [37] HIGH-SPEED AND LOW-POWER GAAS PHASE FREQUENCY COMPARATOR
    OSAFUNE, K
    OHWADA, K
    KATO, N
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1986, 34 (01) : 142 - 146
  • [38] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [39] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [40] A low-power 5-GHz CMOS RF receiver for WLAN applications
    Cha, Minyeon
    Kwon, Ickjin
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2012, 54 (04) : 842 - 847