High-speed low-power CMOS comparator dedicated to 10 bit 20 MHz pipeline ADCs for RF WLAN applications

被引:9
|
作者
Guermaz, M. B. [1 ]
Bouzerara, L. [1 ]
Belaroussi, M. T. [1 ]
Slimane, A. [1 ]
Lehouidj, B. [2 ]
机构
[1] Ctr Dev Technol Avancees, Microelect & Nanotechnol Div, Algiers, Algeria
[2] Univ Sci & Technol Houari Boumediene, Instrumentat Lab, Fac Elect & Comp Engn, Bab Ezzouar Algiers, Algeria
关键词
pipeline ADC; comparator; dynamic latch; offset; switched capacitor network; bottom plate technique;
D O I
10.1080/00207210801931540
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article describes and analyses a low power and high speed comparator. The designed comparator is intended to be implemented in a 10 bit 20MHz Pipeline Analogue-to-Digital Converter dedicated to RF Wireless Local Area Network (WLAN) applications. This comparator is based on the switched capacitor network using a two-phase non-overlapping clock. The offset voltage of the designed comparator has been reduced by means of an active positive feedback. The analyses and simulation results which have been obtained using 0.8 mm CMOS AMS process parameters, with a power supply voltage of 5V and an input common mode of 2-3 V, show that this comparator exhibits a propagation delay of 17.3 ns, an offset voltage of about 77.3 mV, a good accuracy and a low power consumption of about 0.8mW. The predicted performance is verified by analyses and simulations using PSPICE tool.
引用
收藏
页码:869 / 878
页数:10
相关论文
共 50 条
  • [41] High-speed and low-power CMOS priority encoders
    Wang, JS
    Huang, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) : 1511 - 1514
  • [42] HIGH-SPEED LOW-POWER CMOS STATIC RAMS
    YASUI, T
    MASUHARA, T
    MINATO, O
    ELECTRONIC ENGINEERING, 1981, 53 (650): : 51 - &
  • [43] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [44] Design of a low-power, high speed op-amp flair 10bit 300Msps parallel pipeline ADCs
    Zhang, Sidong
    Huang, Lu
    Lin, Beiyuan
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATION TECHNOLOGY, PROCEEDINGS, 2007, : 504 - +
  • [45] A new successive approximation architecture for high-speed low-power ADCs
    Dabbagh-Sadeghipour, K
    Hadidi, K
    Khoei, A
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2006, 60 (03) : 217 - 223
  • [46] A low power, 10-bit CMOS D/A converter for high speed applications
    Borremans, M
    Van den Bosch, A
    Steyaert, M
    Sansen, W
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 157 - 160
  • [47] Design and Analysis of Low-Power High-Speed Clocked Digital Comparator
    Thakre, Sameer
    Srivastava, Pankaj
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 638 - 642
  • [48] High-speed low-power sense comparator for multilevel flash memories
    Pierin, A
    Gregori, S
    Khouri, O
    Micheloni, R
    Torelli, G
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 759 - 762
  • [49] High Speed Low Power Voltage Comparator in 0.18μm CMOS Process for Flash ADCs
    Aghabeigi, Hadi
    Jafaripanah, Mehdi
    2017 IEEE 4TH INTERNATIONAL CONFERENCE ON KNOWLEDGE-BASED ENGINEERING AND INNOVATION (KBEI), 2017, : 418 - 421
  • [50] NEW HIGH-SPEED CMOS LOGIC - FASTER SPEED AND LOW-POWER
    CRAIG, S
    ELECTRONIC ENGINEERING, 1981, 53 (660): : 29 - &