Transition Delay Fault Testing of 3D ICs with IR-Drop Study

被引:0
|
作者
Panth, Shreepad [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In order to ensure the correctness of 3D ICs, they need to be tested both before and after their individual dies are bonded. All previous works in the area of 3D IC testing consider only stuck-at fault testing. However, 3D ICs also need to be tested for delay defects. In this work, we present a transition delay test infrastructure that can be used to test a 3D IC both before and after bonding. Furthermore, we present a methodology to test the through silicon vias (TSVs) after bonding, without necessitating regeneration of test patterns. Results show that the overhead involved is negligible. In addition, at-speed testing of circuits can suffer from large IR drop problems. In this paper, we also study the IR drop of 3D ICs during transition delay fault testing. We study how different configurations of probe pads affect the pre-bond IR drop. We also study how this IR drop changes from the pre-bond to the post-bond case.
引用
收藏
页码:270 / 275
页数:6
相关论文
共 50 条
  • [31] A Built-In Method for Measuring the Delay of TSVs in 3D ICs
    Wu, Han-Yu
    Chen, Yong-Xiao
    Li, Jin-Fu
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [32] An IR-Drop Aware Test Pattern Generator for Scan-Based At-Speed Testing
    Hou, Po-Fan
    Lin, Yi-Tsung
    Huang, Jiun-Lang
    Shih, Ann
    Conroy, Zoe F.
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 167 - 172
  • [33] Levelized Low Cost Delay Test Compaction Considering IR-Drop Induced Power Supply Noise
    Jiang, Zhongwei
    Wang, Zheng
    Wang, Jing
    Walker, D. M. H.
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 52 - 57
  • [34] Efficient and Optimized Methods for Alleviating the Impacts of IR-Drop and Fault in RRAM Based Neural Computing Systems
    Huang, Chenglong
    Xu, Nuo
    Qiu, Keni
    Zhu, Yujie
    Ma, Desheng
    Fang, Liang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 645 - 652
  • [35] Path delay fault testing of ICs with embedded intellectual property blocks
    Nikolos, D
    Haniotakis, T
    Vergos, HT
    Tsiatouhas, Y
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 112 - 116
  • [36] Impact of Mid-Bond Testing in 3D Stacked ICs
    Taouil, Mottaqiallah
    Hamdioui, Said
    Marinissen, Erik Jan
    Bhawmik, Sudipta
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 178 - 183
  • [37] Low capture switching activity test generation for reducing IR-drop in at-speed scan testing
    Wen, Xiaoqing
    Miyase, Kohei
    Suzuki, Tatsuya
    Kajihara, Seiji
    Wang, Laung-Terng
    Saluja, Kewal K.
    Kinoshita, Kozo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (04): : 379 - 391
  • [38] Low Capture Switching Activity Test Generation for Reducing IR-Drop in At-Speed Scan Testing
    Xiaoqing Wen
    Kohei Miyase
    Tatsuya Suzuki
    Seiji Kajihara
    Laung-Terng Wang
    Kewal K. Saluja
    Kozo Kinoshita
    Journal of Electronic Testing, 2008, 24 : 379 - 391
  • [39] Oscillation Ring Testing Methodology of TSVs in 3D Stacked ICs
    Harb, Shadi M. S.
    Eisenstadt, William
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [40] Analysis of IR-Drop in 3-D IC Packaging using a Non-Conformal Domain Decomposition Method
    Shao, Yang
    Peng, Zhen
    Lee, Jin-Fa
    2012 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2012, : 405 - 408