Transition Delay Fault Testing of 3D ICs with IR-Drop Study

被引:0
|
作者
Panth, Shreepad [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In order to ensure the correctness of 3D ICs, they need to be tested both before and after their individual dies are bonded. All previous works in the area of 3D IC testing consider only stuck-at fault testing. However, 3D ICs also need to be tested for delay defects. In this work, we present a transition delay test infrastructure that can be used to test a 3D IC both before and after bonding. Furthermore, we present a methodology to test the through silicon vias (TSVs) after bonding, without necessitating regeneration of test patterns. Results show that the overhead involved is negligible. In addition, at-speed testing of circuits can suffer from large IR drop problems. In this paper, we also study the IR drop of 3D ICs during transition delay fault testing. We study how different configurations of probe pads affect the pre-bond IR drop. We also study how this IR drop changes from the pre-bond to the post-bond case.
引用
收藏
页码:270 / 275
页数:6
相关论文
共 50 条
  • [21] Power Supply Noise-Aware Scan Test Pattern Reshaping for At-Speed Delay Fault Testing of Monolithic 3D ICs
    Hung, Shao-Chun
    Lu, Yi-Chen
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 162 - 167
  • [22] A novel framework for faster-than-at-speed delay test considering IR-drop effects
    Ahmed, Nisar
    Tehranipoor, Mohammad
    Jayaram, Vinay
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 366 - +
  • [23] Transient IR-Drop Analysis for At-Speed Testing Using Representative Random Walk
    Tsai, Ming-Hong
    Ding, Wei-Sheng
    Hsieh, Hung-Yi
    Li, James Chien-Mo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (09) : 1980 - 1989
  • [24] Fault Detection and Redundancy Design for TSVs in 3D ICs
    Hu, Sai
    Wang, Qin
    Guo, Zheng
    Xie, Jing
    Mao, Zhigang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [25] Test Time Reduction on Testing Delay Faults in 3D ICs Using Boundary Scan Design
    Hirai, Satoshi
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 7 - 12
  • [26] Trend from ICs to 3D ICs to 3D Systems
    Tummala, Rao R.
    Sundaram, Venky
    Chatterjee, Ritwik
    Raj, P. Markondeya
    Kumbhat, Nitesh
    Sukumaran, Vijay
    Sridharan, Vivek
    Choudury, Abhishek
    Chen, Qiao
    Bandyopadhyay, Tapobrata
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 439 - 444
  • [27] Power Supply Noise-Aware At-Speed Delay Fault Testing of Monolithic 3-D ICs
    Hung, Shao-Chun
    Lu, Yi-Chen
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (11) : 1875 - 1888
  • [28] 3D ICs?
    不详
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2000, 30 (02): : 123 - 123
  • [30] A Fine-Grained Co-Simulation Methodology for IR-drop Noise in Silicon Interposer and TSV-based 3D IC
    Song, Taigon
    Lim, Sung Kyu
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 239 - 242