Transition Delay Fault Testing of 3D ICs with IR-Drop Study

被引:0
|
作者
Panth, Shreepad [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In order to ensure the correctness of 3D ICs, they need to be tested both before and after their individual dies are bonded. All previous works in the area of 3D IC testing consider only stuck-at fault testing. However, 3D ICs also need to be tested for delay defects. In this work, we present a transition delay test infrastructure that can be used to test a 3D IC both before and after bonding. Furthermore, we present a methodology to test the through silicon vias (TSVs) after bonding, without necessitating regeneration of test patterns. Results show that the overhead involved is negligible. In addition, at-speed testing of circuits can suffer from large IR drop problems. In this paper, we also study the IR drop of 3D ICs during transition delay fault testing. We study how different configurations of probe pads affect the pre-bond IR drop. We also study how this IR drop changes from the pre-bond to the post-bond case.
引用
收藏
页码:270 / 275
页数:6
相关论文
共 50 条
  • [41] Human 3D Conjunctival model for eye drop testing
    Schwebler, J.
    Bayer, B.
    Herrick, A.
    Stintzing, F. C.
    Zilkowski, I.
    Lotz, C.
    Turek, C.
    TOXICOLOGY LETTERS, 2023, 384 : S183 - S184
  • [42] Simulation and Testing for Drop Impact Reliability of 3D eWLP
    Chen, Zhaohui
    Yang, Boo
    Lim, Sharon Pei Siang
    Ho, David Soon Wee
    Zhang, Xiaowu
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [43] AM3D: An accurate crosstalk probability modeling to predict channel delay in 3D ICs
    Shirmoharnmadi, Zahra
    Nikoofard, Amirhossein
    Ershadi, Ghazal
    MICROELECTRONICS RELIABILITY, 2019, 102
  • [44] Optimization Methods for Post-Bond Testing of 3D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Marinissen, Erik Jan
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 103 - 120
  • [45] Design and Manufacture of Noble Probe Card for Testing 3D ICs with TSVs
    Kimoto, G.
    Kakinuma, T.
    Doji, K.
    Denda, N.
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 619 - 624
  • [46] Optimization Methods for Post-Bond Testing of 3D Stacked ICs
    Brandon Noia
    Krishnendu Chakrabarty
    Erik Jan Marinissen
    Journal of Electronic Testing, 2012, 28 : 103 - 120
  • [47] Design Automation and Testing of Monolithic 3D ICs: Opportunities, Challenges, and Solutions
    Chang, Kyungwook
    Koneru, Abhishek
    Chakrabarty, Krishnendu
    Lim, Sung Kyu
    2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2017, : 805 - 810
  • [48] Testable Design for Electrical Testing of Open Defects at Interconnects in 3D ICs
    Hashizume, Masaki
    Konishi, Tomoaki
    Yotsuyanag, Hiroyuki
    Lu, Shyue-Kung
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 13 - 18
  • [49] Identification of Defective TSVs in Pre-Bond Testing of 3D ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 187 - 194
  • [50] Transition delay fault testing of microprocessors by spectral method
    Yogi, Nitin
    Agrawal, Vishwani D.
    PROCEEDINGS OF THE THIRTY-NINTH SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2007, : 283 - +