Low Power Testable Reversible Combinational Circuits

被引:0
|
作者
Syamala, Y. [1 ]
Tilak, A. V. N. [1 ]
Srilakshmi, K. [1 ]
Chowdary, Anil T. [2 ]
机构
[1] Gudlavalleru Engn Coll, Elect & Commun Engn, Gudlavalleru, India
[2] KL Univ, Elect & Commun Engn, Vijayawada, India
关键词
fault coverage; fault models; gated clock scheme; gate and physical level testing; Low power design;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Testable fault tolerant systems are becoming important for low power electronics circuits. Due to advancement of semiconductor manufacturing technology the requirements for Automatic Test equipment (ATE) has considerably increased. As a result, one of the Design for Testability (DFT) techniques such as Built-In-Self-Test (BIST) is becoming essential part of any high speed low power VLSI design. Conversely, reversible logic is one of the alternative to irreversible logic as there is no loss of bit information from input to output. A low power reversible BIST test pattern generator which provides test vectors to reduce switching activity for minimization of power during testing is proposed in this paper. A gated clock scheme, one of the low power BIST techniques is used to generate the test patterns. The resultant reversible testable circuits can detect any errors that include stuck-at, missing gate, open and short faults for both logical and physical realizations and fault coverage is obtained for these circuits. The power consumption and power-delay product of the designed circuits are found to be reduced in the range of 35 to 90%.
引用
收藏
页码:1485 / 1489
页数:5
相关论文
共 50 条
  • [41] On the construction of small fully testable circuits with low depth
    Fey, Goerschwin
    Bernasconi, Anna
    Ciriani, Valentina
    Drechsler, Rolf
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 563 - +
  • [42] Symbolic timing analysis and resynthesis for low power of combinational circuits containing false paths
    Bahar, RI
    Cho, H
    Hachtel, GD
    Macii, E
    Somenzi, F
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (10) : 1101 - 1115
  • [43] On the construction of small fully testable circuits with low depth
    Fey, Goerschwin
    Bernasconi, Anna
    Ciriani, Valentina
    Drechsler, Rolf
    MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (5-6) : 263 - 269
  • [44] Exploiting Inherent Characteristics of Reversible Circuits for Faster Combinational Equivalence Checking
    Amaru, Luca
    Gaillardon, Pierre-Emmanuel
    Wille, Robert
    De Micheli, Giovanni
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 175 - 180
  • [45] Power-oriented delay budgeting for combinational circuits
    Mi, Jialin
    Chen, Chunhong
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 361 - +
  • [46] Power-oriented delay budgeting for combinational circuits
    Mi, Jialin
    Chen, Chunhong
    Kwan, H. K.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3033 - +
  • [47] Power-aware automated pipelining of combinational circuits
    Talukdar, Priyankar
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 156 - 160
  • [48] A new method for power estimation and optimization of combinational circuits
    Aldeen, Ahmed Sammy
    Al-Asaad, Hussain
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 198 - +
  • [49] Runtime leakage power estimation technique for combinational circuits
    Lin, Yu-Shiang
    Sylvester, Dennis
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 660 - +
  • [50] Power-Aware Automated Pipelining of Combinational Circuits
    Talukdar, Priyankar
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 413 - 425