Low Power Testable Reversible Combinational Circuits

被引:0
|
作者
Syamala, Y. [1 ]
Tilak, A. V. N. [1 ]
Srilakshmi, K. [1 ]
Chowdary, Anil T. [2 ]
机构
[1] Gudlavalleru Engn Coll, Elect & Commun Engn, Gudlavalleru, India
[2] KL Univ, Elect & Commun Engn, Vijayawada, India
关键词
fault coverage; fault models; gated clock scheme; gate and physical level testing; Low power design;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Testable fault tolerant systems are becoming important for low power electronics circuits. Due to advancement of semiconductor manufacturing technology the requirements for Automatic Test equipment (ATE) has considerably increased. As a result, one of the Design for Testability (DFT) techniques such as Built-In-Self-Test (BIST) is becoming essential part of any high speed low power VLSI design. Conversely, reversible logic is one of the alternative to irreversible logic as there is no loss of bit information from input to output. A low power reversible BIST test pattern generator which provides test vectors to reduce switching activity for minimization of power during testing is proposed in this paper. A gated clock scheme, one of the low power BIST techniques is used to generate the test patterns. The resultant reversible testable circuits can detect any errors that include stuck-at, missing gate, open and short faults for both logical and physical realizations and fault coverage is obtained for these circuits. The power consumption and power-delay product of the designed circuits are found to be reduced in the range of 35 to 90%.
引用
收藏
页码:1485 / 1489
页数:5
相关论文
共 50 条
  • [31] Design of Parity Preserving Combinational circuits using Reversible Gate
    Sasamal, Trailokya Nath
    Mohan, Anand
    Singh, Ashutosh Kumar
    PROCEEDINGS ON 2016 2ND INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2016, : 631 - 638
  • [32] Design And Synthesis Of Combinational Circuits Using Reversible Decoder In Xilinx
    Naguboina, Gopi Chand
    Anusudha, K.
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND SIGNAL PROCESSING (ICCCSP), 2017, : 34 - 39
  • [33] Design of Reversible Measurement Sensor Based on Hall Combinational Circuits
    Zhang Zongbao
    Qiu Zhaoyun
    Fan Yingyuan
    Jiang Guangdong
    2010 INTERNATIONAL CONFERENCE ON INFORMATION, ELECTRONIC AND COMPUTER SCIENCE, VOLS 1-3, 2010, : 899 - +
  • [34] Fast and precise power prediction for combinational circuits
    Li, HP
    Antonio, JK
    Dhall, SK
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 254 - 259
  • [35] Power optimisation of combinational circuits by input transformations
    Gopalakrishnan, C
    Katkoori, S
    Gupta, S
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (03): : 133 - 142
  • [36] Power optimization of combinational circuits by input transformations
    Gopalakrishnan, C
    Katkoori, S
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 154 - 158
  • [37] On Designing Robust Path-Delay Fault Testable Combinational Circuits based on Functional Properties
    Mitra, Rupali
    Das, Debesh K.
    Bhattacharya, Bhargab B.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 203 - 208
  • [38] Novel design of reversible latches using feynman gate and implementation of reversible combinational circuits
    Asthana A.
    Kumar A.
    Sharan P.
    International Journal of Information Technology, 2022, 14 (6) : 2903 - 2915
  • [39] TESTABLE REALIZATIONS FOR FET STUCK-OPEN FAULTS IN CMOS COMBINATIONAL LOGIC-CIRCUITS
    REDDY, SM
    REDDY, MK
    IEEE TRANSACTIONS ON COMPUTERS, 1986, 35 (08) : 742 - 754
  • [40] TESTABLE REALIZATIONS FOR FET STUCK-OPEN FAULTS IN CMOS COMBINATIONAL LOGIC CIRCUITS.
    Reddy, Sudhakar M.
    Reddy, Madhukar K.
    IEEE Transactions on Computers, 1986, C-35 (08) : 742 - 754