Mapping stresses in high aspect ratio polysilicon electrical through-wafer interconnects

被引:1
|
作者
Sharma, Himani [1 ]
Krabbe, Joshua [2 ]
Farsinezhad, Samira [1 ]
van Popta, Andy [2 ]
Wakefield, Nick [2 ]
Fitzpatrick, Glen [2 ]
Shankar, Karthik [1 ,3 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Micralyne Inc, Edmonton, AB T6N 1E6, Canada
[3] NRC Natl Inst Nanotechnol, Edmonton, AB T6G 2M9, Canada
来源
基金
加拿大自然科学与工程研究理事会;
关键词
deep reactive ion etching; three-dimensional integration; nondestructive inspection; RAMAN ANALYSIS; SILICON;
D O I
10.1117/1.JMM.14.2.024001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Electrical through-wafer interconnect technologies such as vertical through-silicon vias (TSVs) are essential in order to maximize performance, optimize usage of wafer real estate, and enable three-dimensional packaging in leading edge electronic and microelectromechanical systems (MEMS) products. Although copper TSVs have the advantage of low resistance, highly doped polysilicon TSVs offer designers a much larger range of processing options due to the compatibility of polysilicon with high temperatures and also with the full range of traditional CMOS processes. Large stresses are associated with both Cu and polysilicon TSVs, and their accurate measurement is critical for determining the keep-out zone (KOZ) of transistors and for optimizing downstream processes to maintain high yield. This report presents the fabrication and stress characterization of 400-mu m deep, 20-Omega resistance, high aspect ratio (25: 1) polysilicon TSVs fabricated by deep reactive ion etching (DRIE) followed by low- pressure chemical vapor deposition (LPCVD) of polysilicon with in-situ boron doping. Micro-Raman imaging of the wafer surface showed a maximum stress of 1.2 GPa occurring at the TSV edge and a KOZ of similar to 9 to 11 mu m. For polysilicon TSVs, the stress distribution in the TSVs far from the wafer surface(s) was not previously well- understood due to measurement limitations. Raman spectroscopy was able to overcome this limitation; a TSV cross section was examined and stresses as a function of both depth and width of the TSVs were collected and are analyzed herein. An 1100 degrees C postanneal was found to reduce average stresses by 40%. (C) 2015 Society of Photo-Optical Instrumentation Engineers (SPIE)
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Characterization of nano-grained high aspect ratio through-wafer copper interconnect column
    Xu, Luhua
    Dixit, Pradeep
    Pang, John H. L.
    Miao, Jianmin
    Zhang, Xi
    Tu, King-Ning
    Preisser, Robert
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 2011 - +
  • [22] Characterization of a two-dimensional cantilever array with through-wafer electrical interconnects
    Chow, EM
    Yaralioglu, GG
    Quate, CF
    Kenny, TW
    APPLIED PHYSICS LETTERS, 2002, 80 (04) : 664 - 666
  • [23] Microwave characterization and modeling of high aspect ratio through-wafer interconnect vias in silicon substrates
    Leung, LLW
    Chen, KJ
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (08) : 2472 - 2480
  • [24] Generic, direct-chip-attach MEMS packaging design with high density and aspect ratio through-wafer electrical interconnect
    Ok, SJ
    Neysmith, J
    Baldwin, DF
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 232 - 237
  • [25] Wafer-level hermetic package with through-wafer interconnects
    Shanghai Institute of Microsystem and Information Technology, Chinese Academy of Sciences, Shanghai 200050, China
    不详
    J Fun Mater Dev, 2006, 6 (469-473):
  • [26] Wafer-Lever Hermetic Package with Through-Wafer Interconnects
    Wang Yu-Chuan
    Zhu Da-Peng
    Xu Wei
    Le Luo
    Journal of Electronic Materials, 2007, 36 : 105 - 109
  • [27] Wafer-lever hermetic package with through-wafer interconnects
    Wang, Yu-Chuan
    Zhu, Da-Peng
    Xu, Wei
    Le, Luo
    JOURNAL OF ELECTRONIC MATERIALS, 2007, 36 (02) : 105 - 109
  • [28] Through-Wafer Interconnects for High Degree of Freedom MEMS Deformable Mirrors
    Diouf, Alioune
    Bifano, Thomas G.
    Stewart, Jason B.
    Cornelissen, Steven
    Bierden, Paul
    MEMS ADAPTIVE OPTICS IV, 2010, 7595
  • [29] Wafer-level packaging of MEMS accelerometers with through-wafer interconnects
    Yun, CH
    Brosnihan, TJ
    Webster, WA
    Villarreal, J
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 320 - 323
  • [30] Flexible transducer arrays with through-wafer electrical interconnects based on trench refilling with PDMS
    Zhuang, Xuefeng
    Lin, Der-Song
    Oralkan, Omer
    Khuri-Yakub, Butrus T.
    PROCEEDINGS OF THE IEEE TWENTIETH ANNUAL INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, VOLS 1 AND 2, 2007, : 264 - 267